bf561-ezkit.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * U-boot - Configuration file for BF561 EZKIT board
  3. */
  4. #ifndef __CONFIG_EZKIT561_H__
  5. #define __CONFIG_EZKIT561_H__
  6. #include <asm/blackfin-config-pre.h>
  7. #define CFG_LONGHELP 1
  8. #define CONFIG_CMDLINE_EDITING 1
  9. #define CONFIG_BAUDRATE 57600
  10. /* Set default serial console for bf537 */
  11. #define CONFIG_UART_CONSOLE 0
  12. #define CONFIG_EZKIT561 1
  13. #define CONFIG_BOOTDELAY 5
  14. #define CONFIG_PANIC_HANG 1
  15. #define CONFIG_BFIN_CPU bf561-0.3
  16. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
  17. /* This sets the default state of the cache on U-Boot's boot */
  18. #define CONFIG_ICACHE_ON
  19. #define CONFIG_DCACHE_ON
  20. /*
  21. * Board settings
  22. */
  23. #define CONFIG_DRIVER_SMC91111 1
  24. #define CONFIG_SMC91111_BASE 0x2C010300
  25. #define CONFIG_ASYNC_EBIU_BASE CONFIG_SMC91111_BASE & ~(4*1024*1024)
  26. #define CONFIG_SMC_USE_32_BIT 1
  27. #define CONFIG_MISC_INIT_R 1
  28. /*
  29. * Clock settings
  30. */
  31. /* CONFIG_CLKIN_HZ is any value in Hz */
  32. #define CONFIG_CLKIN_HZ 30000000
  33. /* CONFIG_CLKIN_HALF controls what is passed to PLL 0=CLKIN */
  34. /* 1=CLKIN/2 */
  35. #define CONFIG_CLKIN_HALF 0
  36. /* CONFIG_PLL_BYPASS controls if the PLL is used 0=don't bypass */
  37. /* 1=bypass PLL */
  38. #define CONFIG_PLL_BYPASS 0
  39. /* CONFIG_VCO_MULT controls what the multiplier of the PLL is */
  40. /* Values can range from 1-64 */
  41. #define CONFIG_VCO_MULT 20
  42. /* CONFIG_CCLK_DIV controls what the core clock divider is */
  43. /* Values can be 1, 2, 4, or 8 ONLY */
  44. #define CONFIG_CCLK_DIV 1
  45. /* CONFIG_SCLK_DIV controls what the peripheral clock divider is */
  46. /* Values can range from 1-15 */
  47. #define CONFIG_SCLK_DIV 5
  48. /* CONFIG_SPI_BAUD controls the SPI peripheral clock divider */
  49. /* Values can range from 2-65535 */
  50. /* SCK Frequency = SCLK / (2 * CONFIG_SPI_BAUD) */
  51. #define CONFIG_SPI_BAUD 2
  52. #define CONFIG_SPI_BAUD_INITBLOCK 4
  53. /*
  54. * Network settings
  55. */
  56. #if (CONFIG_DRIVER_SMC91111)
  57. #define CONFIG_IPADDR 192.168.0.15
  58. #define CONFIG_NETMASK 255.255.255.0
  59. #define CONFIG_GATEWAYIP 192.168.0.1
  60. #define CONFIG_SERVERIP 192.168.0.2
  61. #define CONFIG_HOSTNAME ezkit561
  62. #define CONFIG_ROOTPATH /arm-cross-build/BF561/uClinux-dist/romfs
  63. #endif /* CONFIG_DRIVER_SMC91111 */
  64. /*
  65. * Flash settings
  66. */
  67. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  68. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  69. #define CFG_FLASH_CFI_AMD_RESET
  70. #define CFG_ENV_IS_IN_FLASH 1
  71. #define CFG_FLASH_BASE 0x20000000
  72. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  73. #define CFG_MAX_FLASH_SECT 135 /* max number of sectors on one chip */
  74. #define CFG_ENV_ADDR 0x20020000
  75. #define CFG_ENV_SECT_SIZE 0x10000 /* Total Size of Environment Sector */
  76. /* JFFS Partition offset set */
  77. #define CFG_JFFS2_FIRST_BANK 0
  78. #define CFG_JFFS2_NUM_BANKS 1
  79. /* 512k reserved for u-boot */
  80. #define CFG_JFFS2_FIRST_SECTOR 8
  81. /*
  82. * SDRAM settings & memory map
  83. */
  84. #define CONFIG_MEM_SIZE 64 /* 128, 64, 32, 16 */
  85. #define CONFIG_MEM_ADD_WDTH 9 /* 8, 9, 10, 11 */
  86. #define CONFIG_MEM_MT48LC16M16A2TG_75 1
  87. #define CFG_SDRAM_BASE 0x00000000
  88. #define CFG_MAX_RAM_SIZE (CONFIG_MEM_SIZE * 1024 * 1024)
  89. #define CFG_MEMTEST_START 0x0 /* memtest works on */
  90. #define CFG_MEMTEST_END ( (CONFIG_MEM_SIZE - 1) * 1024*1024) /* 1 ... 63 MB in DRAM */
  91. #define CONFIG_LOADADDR 0x01000000 /* default load address */
  92. #define CFG_LOAD_ADDR CONFIG_LOADADDR
  93. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  94. #define CFG_MONITOR_BASE (CFG_MAX_RAM_SIZE - CFG_MONITOR_LEN)
  95. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  96. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  97. #define CFG_GBL_DATA_SIZE 0x4000
  98. #define CFG_GBL_DATA_ADDR (CFG_MALLOC_BASE - CFG_GBL_DATA_SIZE)
  99. #define CONFIG_STACKBASE (CFG_GBL_DATA_ADDR - 4)
  100. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  101. #if ( CONFIG_CLKIN_HALF == 0 )
  102. #define CONFIG_VCO_HZ ( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT )
  103. #else
  104. #define CONFIG_VCO_HZ (( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT ) / 2 )
  105. #endif
  106. #if (CONFIG_PLL_BYPASS == 0)
  107. #define CONFIG_CCLK_HZ ( CONFIG_VCO_HZ / CONFIG_CCLK_DIV )
  108. #define CONFIG_SCLK_HZ ( CONFIG_VCO_HZ / CONFIG_SCLK_DIV )
  109. #else
  110. #define CONFIG_CCLK_HZ CONFIG_CLKIN_HZ
  111. #define CONFIG_SCLK_HZ CONFIG_CLKIN_HZ
  112. #endif
  113. /*
  114. * Command settings
  115. */
  116. #define CFG_AUTOLOAD "no" /* rarpb, bootp, dhcp commands will */
  117. /* only perform a configuration */
  118. /* lookup from the BOOTP/DHCP server */
  119. /* but not try to load any image */
  120. /* using TFTP */
  121. #define CONFIG_BOOT_RETRY_TIME -1 /* Enable this if bootretry required, */
  122. /* currently its disabled */
  123. #define CONFIG_BOOTCOMMAND "run ramboot"
  124. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 rw console=ttyBF0,57600"
  125. #if (CONFIG_DRIVER_SMC91111)
  126. #define CONFIG_EXTRA_ENV_SETTINGS \
  127. "ramargs=setenv bootargs root=/dev/mtdblock0 rw console=ttyBF0,57600\0" \
  128. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):" \
  129. "$(rootpath) console=ttyBF0,57600\0" \
  130. "addip=setenv bootargs $(bootargs) ip=$(ipaddr):$(serverip):" \
  131. "$(gatewayip):$(netmask):$(hostname):eth0:off\0" \
  132. "ramboot=tftpboot $(loadaddr) linux; " \
  133. "run ramargs; run addip; bootelf\0" \
  134. "nfsboot=tftpboot $(loadaddr) linux; " \
  135. "run nfsargs; run addip; bootelf\0" \
  136. "update=tftpboot $(loadaddr) u-boot.bin; " \
  137. "protect off 0x20000000 0x2003FFFF; " \
  138. "erase 0x20000000 0x2003FFFF; " \
  139. "cp.b $(loadaddr) 0x20000000 $(filesize)\0" \
  140. ""
  141. #else
  142. #define CONFIG_EXTRA_ENV_SETTINGS \
  143. "ramargs=setenv bootargs root=/dev/mtdblock0 rw console=ttyBF0,57600\0" \
  144. "flashboot=bootm 0x20100000\0" \
  145. ""
  146. #endif
  147. /*
  148. * BOOTP options
  149. */
  150. #define CONFIG_BOOTP_BOOTFILESIZE
  151. #define CONFIG_BOOTP_BOOTPATH
  152. #define CONFIG_BOOTP_GATEWAY
  153. #define CONFIG_BOOTP_HOSTNAME
  154. /*
  155. * Command line configuration.
  156. */
  157. #include <config_cmd_default.h>
  158. #define CONFIG_CMD_ELF
  159. #define CONFIG_CMD_CACHE
  160. #define CONFIG_CMD_JFFS2
  161. #if defined(CONFIG_DRIVER_SMC91111)
  162. #define CONFIG_CMD_PING
  163. #define CONFIG_CMD_DHCP
  164. #endif
  165. /*
  166. * Console settings
  167. */
  168. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  169. #define CFG_PROMPT "bfin> " /* Monitor Command Prompt */
  170. #if defined(CONFIG_CMD_KGDB)
  171. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  172. #else
  173. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  174. #endif
  175. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  176. #define CFG_MAXARGS 16 /* max number of command args */
  177. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  178. #define CONFIG_LOADS_ECHO 1
  179. /*
  180. * Miscellaneous configurable options
  181. */
  182. #define CFG_HZ 1000 /* decrementer freq: 10 ms ticks */
  183. #define CFG_BOOTM_LEN 0x4000000 /* Large Image Length, set to 64 Meg */
  184. /*
  185. * FLASH organization and environment definitions
  186. */
  187. #define CONFIG_EBIU_SDRRC_VAL 0x306
  188. #define CONFIG_EBIU_SDGCTL_VAL 0x91114d
  189. #define CONFIG_EBIU_SDBCTL_VAL 0x15
  190. #define CONFIG_EBIU_AMGCTL_VAL 0x3F
  191. #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
  192. #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
  193. #include <asm/blackfin-config-post.h>
  194. #endif /* __CONFIG_EZKIT561_H__ */