bf533-stamp.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * U-boot - Configuration file for BF533 STAMP board
  3. */
  4. #ifndef __CONFIG_STAMP_H__
  5. #define __CONFIG_STAMP_H__
  6. #include <asm/blackfin-config-pre.h>
  7. #define CONFIG_RTC_BFIN 1
  8. #define CONFIG_PANIC_HANG 1
  9. #define CONFIG_BFIN_CPU bf533-0.3
  10. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
  11. /* This sets the default state of the cache on U-Boot's boot */
  12. #define CONFIG_ICACHE_ON
  13. #define CONFIG_DCACHE_ON
  14. /*
  15. * Board settings
  16. */
  17. #define CONFIG_DRIVER_SMC91111 1
  18. #define CONFIG_SMC91111_BASE 0x20300300
  19. /* FLASH/ETHERNET uses the same address range */
  20. #define SHARED_RESOURCES 1
  21. /* Is I2C bit-banged? */
  22. #define CONFIG_SOFT_I2C 1
  23. /*
  24. * Software (bit-bang) I2C driver configuration
  25. */
  26. #define PF_SCL PF3
  27. #define PF_SDA PF2
  28. /*
  29. * Video splash screen support
  30. */
  31. #define CONFIG_VIDEO 0
  32. /*
  33. * Clock settings
  34. */
  35. /* CONFIG_CLKIN_HZ is any value in Hz */
  36. #define CONFIG_CLKIN_HZ 11059200
  37. /* CONFIG_CLKIN_HALF controls what is passed to PLL 0=CLKIN */
  38. /* 1=CLKIN/2 */
  39. #define CONFIG_CLKIN_HALF 0
  40. /* CONFIG_PLL_BYPASS controls if the PLL is used 0=don't bypass */
  41. /* 1=bypass PLL */
  42. #define CONFIG_PLL_BYPASS 0
  43. /* CONFIG_VCO_MULT controls what the multiplier of the PLL is. */
  44. /* Values can range from 1-64 */
  45. #define CONFIG_VCO_MULT 36
  46. /* CONFIG_CCLK_DIV controls what the core clock divider is */
  47. /* Values can be 1, 2, 4, or 8 ONLY */
  48. #define CONFIG_CCLK_DIV 1
  49. /* CONFIG_SCLK_DIV controls what the peripheral clock divider is*/
  50. /* Values can range from 1-15 */
  51. #define CONFIG_SCLK_DIV 5
  52. /* CONFIG_SPI_BAUD controls the SPI peripheral clock divider */
  53. /* Values can range from 2-65535 */
  54. /* SCK Frequency = SCLK / (2 * CONFIG_SPI_BAUD) */
  55. #define CONFIG_SPI_BAUD 2
  56. #define CONFIG_SPI_BAUD_INITBLOCK 4
  57. /*
  58. * Network settings
  59. */
  60. #if (CONFIG_DRIVER_SMC91111)
  61. #if 0
  62. #define CONFIG_MII
  63. #endif
  64. /* network support */
  65. #define CONFIG_IPADDR 192.168.0.15
  66. #define CONFIG_NETMASK 255.255.255.0
  67. #define CONFIG_GATEWAYIP 192.168.0.1
  68. #define CONFIG_SERVERIP 192.168.0.2
  69. #define CONFIG_HOSTNAME STAMP
  70. #define CONFIG_ROOTPATH /checkout/uClinux-dist/romfs
  71. /* To remove hardcoding and enable MAC storage in EEPROM */
  72. /* #define CONFIG_ETHADDR 02:80:ad:20:31:b8 */
  73. #endif /* CONFIG_DRIVER_SMC91111 */
  74. /*
  75. * Flash settings
  76. */
  77. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  78. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  79. #define CFG_FLASH_CFI_AMD_RESET
  80. #define CFG_FLASH_BASE 0x20000000
  81. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  82. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  83. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  84. #define CFG_ENV_IS_IN_EEPROM 1
  85. #define CFG_ENV_OFFSET 0x4000
  86. #define CFG_ENV_HEADER (CFG_ENV_OFFSET + 0x12A) /* 0x12A is the length of LDR file header */
  87. #else
  88. #define CFG_ENV_IS_IN_FLASH 1
  89. #define CFG_ENV_ADDR 0x20004000
  90. #define CFG_ENV_OFFSET (CFG_ENV_ADDR - CFG_FLASH_BASE)
  91. #endif
  92. #define CFG_ENV_SIZE 0x2000
  93. #define CFG_ENV_SECT_SIZE 0x2000 /* Total Size of Environment Sector */
  94. #define ENV_IS_EMBEDDED
  95. #define CFG_FLASH_ERASE_TOUT 30000 /* Timeout for Chip Erase (in ms) */
  96. #define CFG_FLASH_ERASEBLOCK_TOUT 5000 /* Timeout for Block Erase (in ms) */
  97. #define CFG_FLASH_WRITE_TOUT 1 /* Timeout for Flash Write (in ms) */
  98. /* JFFS Partition offset set */
  99. #define CFG_JFFS2_FIRST_BANK 0
  100. #define CFG_JFFS2_NUM_BANKS 1
  101. /* 512k reserved for u-boot */
  102. #define CFG_JFFS2_FIRST_SECTOR 11
  103. /*
  104. * following timeouts shall be used once the
  105. * Flash real protection is enabled
  106. */
  107. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  108. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  109. /*
  110. * SDRAM settings & memory map
  111. */
  112. #define CONFIG_MEM_SIZE 128 /* 128, 64, 32, 16 */
  113. #define CONFIG_MEM_ADD_WDTH 11 /* 8, 9, 10, 11 */
  114. #define CONFIG_MEM_MT48LC64M4A2FB_7E 1
  115. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  116. #define CFG_SDRAM_BASE 0x00000000
  117. #define CFG_MAX_RAM_SIZE (CONFIG_MEM_SIZE * 1024 *1024)
  118. #define CFG_MEMTEST_END (CFG_MAX_RAM_SIZE - 0x80000 - 1)
  119. #define CONFIG_LOADADDR 0x01000000
  120. #define CFG_LOAD_ADDR CONFIG_LOADADDR
  121. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  122. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  123. #define CFG_GBL_DATA_SIZE 0x4000 /* Reserve 16k for Global Data */
  124. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  125. #define CFG_MONITOR_BASE (CFG_MAX_RAM_SIZE - 0x40000)
  126. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  127. #define CFG_GBL_DATA_ADDR (CFG_MALLOC_BASE - CFG_GBL_DATA_SIZE)
  128. #define CONFIG_STACKBASE (CFG_GBL_DATA_ADDR - 4)
  129. /* Check to make sure everything fits in SDRAM */
  130. #if ((CFG_MONITOR_BASE + CFG_MONITOR_LEN) > CFG_MAX_RAM_SIZE)
  131. #error Memory Map does not fit into configuration
  132. #endif
  133. #if ( CONFIG_CLKIN_HALF == 0 )
  134. #define CONFIG_VCO_HZ ( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT )
  135. #else
  136. #define CONFIG_VCO_HZ (( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT ) / 2 )
  137. #endif
  138. #if (CONFIG_PLL_BYPASS == 0)
  139. #define CONFIG_CCLK_HZ ( CONFIG_VCO_HZ / CONFIG_CCLK_DIV )
  140. #define CONFIG_SCLK_HZ ( CONFIG_VCO_HZ / CONFIG_SCLK_DIV )
  141. #else
  142. #define CONFIG_CCLK_HZ CONFIG_CLKIN_HZ
  143. #define CONFIG_SCLK_HZ CONFIG_CLKIN_HZ
  144. #endif
  145. /*
  146. * Command settings
  147. */
  148. #define CFG_LONGHELP 1
  149. #define CONFIG_CMDLINE_EDITING 1
  150. #define CFG_AUTOLOAD "no" /*rarpb, bootp or dhcp commands will perform only a */
  151. /* configuration lookup from the BOOTP/DHCP server, */
  152. /* but not try to load any image using TFTP */
  153. #define CONFIG_BOOTDELAY 5
  154. #define CONFIG_BOOT_RETRY_TIME -1 /* Enable this if bootretry required, currently its disabled */
  155. #define CONFIG_BOOTCOMMAND "run ramboot"
  156. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 rw console=ttyBF0,57600"
  157. #define CONFIG_EXTRA_ENV_SETTINGS \
  158. "ramargs=setenv bootargs root=/dev/mtdblock0 rw console=ttyBF0,57600\0" \
  159. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):" \
  160. "$(rootpath) console=ttyBF0,57600\0" \
  161. "addip=setenv bootargs $(bootargs) ip=$(ipaddr):$(serverip):" \
  162. "$(gatewayip):$(netmask):$(hostname):eth0:off\0" \
  163. "ramboot=tftpboot $(loadaddr) linux; " \
  164. "run ramargs;run addip;bootelf\0" \
  165. "nfsboot=tftpboot $(loadaddr) linux; " \
  166. "run nfsargs;run addip;bootelf\0" \
  167. "flashboot=bootm 0x20100000\0" \
  168. "update=tftpboot $(loadaddr) u-boot.bin; " \
  169. "protect off 0x20000000 0x2003FFFF; erase 0x20000000 0x2003FFFF;" \
  170. "cp.b $(loadaddr) 0x20000000 $(filesize)\0" \
  171. ""
  172. #ifdef CONFIG_SOFT_I2C
  173. #if (!CONFIG_SOFT_I2C)
  174. #undef CONFIG_SOFT_I2C
  175. #endif
  176. #endif
  177. /*
  178. * BOOTP options
  179. */
  180. #define CONFIG_BOOTP_BOOTFILESIZE
  181. #define CONFIG_BOOTP_BOOTPATH
  182. #define CONFIG_BOOTP_GATEWAY
  183. #define CONFIG_BOOTP_HOSTNAME
  184. /*
  185. * Command line configuration.
  186. */
  187. #include <config_cmd_default.h>
  188. #define CONFIG_CMD_ELF
  189. #define CONFIG_CMD_CACHE
  190. #define CONFIG_CMD_JFFS2
  191. #define CONFIG_CMD_EEPROM
  192. #define CONFIG_CMD_DATE
  193. #if (CONFIG_DRIVER_SMC91111)
  194. #define CONFIG_CMD_PING
  195. #endif
  196. #if (CONFIG_SOFT_I2C)
  197. #define CONFIG_CMD_I2C
  198. #endif
  199. #define CONFIG_CMD_DHCP
  200. /*
  201. * Console settings
  202. */
  203. #define CONFIG_BAUDRATE 57600
  204. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  205. #define CFG_PROMPT "bfin> " /* Monitor Command Prompt */
  206. #if defined(CONFIG_CMD_KGDB)
  207. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  208. #else
  209. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  210. #endif
  211. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  212. #define CFG_MAXARGS 16 /* max number of command args */
  213. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  214. #define CONFIG_LOADS_ECHO 1
  215. /*
  216. * I2C settings
  217. * By default PF2 is used as SDA and PF3 as SCL on the Stamp board
  218. */
  219. #if (CONFIG_SOFT_I2C)
  220. #define I2C_INIT (*pFIO_DIR |= PF_SCL); asm("ssync;")
  221. #define I2C_ACTIVE (*pFIO_DIR |= PF_SDA); *pFIO_INEN &= ~PF_SDA; asm("ssync;")
  222. #define I2C_TRISTATE (*pFIO_DIR &= ~PF_SDA); *pFIO_INEN |= PF_SDA; asm("ssync;")
  223. #define I2C_READ ((volatile)(*pFIO_FLAG_D & PF_SDA) != 0); asm("ssync;")
  224. #define I2C_SDA(bit) if(bit) { \
  225. *pFIO_FLAG_S = PF_SDA; \
  226. asm("ssync;"); \
  227. } \
  228. else { \
  229. *pFIO_FLAG_C = PF_SDA; \
  230. asm("ssync;"); \
  231. }
  232. #define I2C_SCL(bit) if(bit) { \
  233. *pFIO_FLAG_S = PF_SCL; \
  234. asm("ssync;"); \
  235. } \
  236. else { \
  237. *pFIO_FLAG_C = PF_SCL; \
  238. asm("ssync;"); \
  239. }
  240. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  241. #define CFG_I2C_SPEED 50000
  242. #define CFG_I2C_SLAVE 0xFE
  243. #endif /* CONFIG_SOFT_I2C */
  244. /*
  245. * Compact Flash settings
  246. */
  247. /* Enabled below option for CF support */
  248. /* #define CONFIG_STAMP_CF 1 */
  249. #if defined(CONFIG_STAMP_CF) && defined(CONFIG_CMD_IDE)
  250. #define CONFIG_MISC_INIT_R 1
  251. #define CONFIG_DOS_PARTITION 1
  252. /*
  253. * IDE/ATA stuff
  254. */
  255. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  256. #undef CONFIG_IDE_LED /* no led for ide supported */
  257. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  258. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
  259. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  260. #define CFG_ATA_BASE_ADDR 0x20200000
  261. #define CFG_ATA_IDE0_OFFSET 0x0000
  262. #define CFG_ATA_DATA_OFFSET 0x0020 /* Offset for data I/O */
  263. #define CFG_ATA_REG_OFFSET 0x0020 /* Offset for normal register accesses */
  264. #define CFG_ATA_ALT_OFFSET 0x0007 /* Offset for alternate registers */
  265. #define CFG_ATA_STRIDE 2
  266. #endif
  267. /*
  268. * Miscellaneous configurable options
  269. */
  270. #define CFG_HZ 1000 /* 1ms time tick */
  271. #define CFG_BOOTM_LEN 0x4000000/* Large Image Length, set to 64 Meg */
  272. #define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
  273. #define CONFIG_SPI
  274. #ifdef CONFIG_VIDEO
  275. #if (CONFIG_VIDEO)
  276. #define CONFIG_SPLASH_SCREEN 1
  277. #define CONFIG_SILENT_CONSOLE 1
  278. #else
  279. #undef CONFIG_VIDEO
  280. #endif
  281. #endif
  282. /*
  283. * FLASH organization and environment definitions
  284. */
  285. #define CONFIG_EBIU_SDRRC_VAL 0x268
  286. #define CONFIG_EBIU_SDGCTL_VAL 0x911109
  287. #define CONFIG_EBIU_SDBCTL_VAL 0x37
  288. #define CONFIG_EBIU_AMGCTL_VAL 0xFF
  289. #define CONFIG_EBIU_AMBCTL0_VAL 0xBBC3BBC3
  290. #define CONFIG_EBIU_AMBCTL1_VAL 0x99B39983
  291. #define CF_CONFIG_EBIU_AMBCTL1_VAL 0x99B3ffc2
  292. #include <asm/blackfin-config-post.h>
  293. #endif