bf533-ezkit.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * U-boot - Configuration file for BF533 EZKIT board
  3. */
  4. #ifndef __CONFIG_EZKIT533_H__
  5. #define __CONFIG_EZKIT533_H__
  6. #include <asm/blackfin-config-pre.h>
  7. #define CONFIG_BAUDRATE 57600
  8. #define CONFIG_BOOTDELAY 5
  9. #define CFG_AUTOLOAD "no" /*rarpb, bootp or dhcp commands will perform only a */
  10. #define CFG_LONGHELP 1
  11. #define CONFIG_CMDLINE_EDITING 1
  12. #define CONFIG_LOADADDR 0x01000000 /* default load address */
  13. #define CONFIG_BOOTCOMMAND "tftp $(loadaddr) linux"
  14. /* #define CONFIG_BOOTARGS "root=/dev/mtdblock0 rw" */
  15. #define CONFIG_DRIVER_SMC91111 1
  16. #define CONFIG_SMC91111_BASE 0x20310300
  17. #if 0
  18. #define CONFIG_MII
  19. #define CFG_DISCOVER_PHY
  20. #endif
  21. #define CONFIG_RTC_BFIN 1
  22. #define CONFIG_BOOT_RETRY_TIME -1 /* Enable this if bootretry required, currently its disabled */
  23. #define CONFIG_PANIC_HANG 1
  24. #define CONFIG_BFIN_CPU bf533-0.3
  25. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
  26. /* This sets the default state of the cache on U-Boot's boot */
  27. #define CONFIG_ICACHE_ON
  28. #define CONFIG_DCACHE_ON
  29. /* CONFIG_CLKIN_HZ is any value in Hz */
  30. #define CONFIG_CLKIN_HZ 27000000
  31. /* CONFIG_CLKIN_HALF controls what is passed to PLL 0=CLKIN */
  32. /* 1=CLKIN/2 */
  33. #define CONFIG_CLKIN_HALF 0
  34. /* CONFIG_PLL_BYPASS controls if the PLL is used 0=don't bypass */
  35. /* 1=bypass PLL */
  36. #define CONFIG_PLL_BYPASS 0
  37. /* CONFIG_VCO_MULT controls what the multiplier of the PLL is. */
  38. /* Values can range from 1-64 */
  39. #define CONFIG_VCO_MULT 22
  40. /* CONFIG_CCLK_DIV controls what the core clock divider is */
  41. /* Values can be 1, 2, 4, or 8 ONLY */
  42. #define CONFIG_CCLK_DIV 1
  43. /* CONFIG_SCLK_DIV controls what the peripheral clock divider is */
  44. /* Values can range from 1-15 */
  45. #define CONFIG_SCLK_DIV 5
  46. /* CONFIG_SPI_BAUD controls the SPI peripheral clock divider */
  47. /* Values can range from 2-65535 */
  48. /* SCK Frequency = SCLK / (2 * CONFIG_SPI_BAUD) */
  49. #define CONFIG_SPI_BAUD 2
  50. #define CONFIG_SPI_BAUD_INITBLOCK 4
  51. #if ( CONFIG_CLKIN_HALF == 0 )
  52. #define CONFIG_VCO_HZ ( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT )
  53. #else
  54. #define CONFIG_VCO_HZ (( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT ) / 2 )
  55. #endif
  56. #if (CONFIG_PLL_BYPASS == 0)
  57. #define CONFIG_CCLK_HZ ( CONFIG_VCO_HZ / CONFIG_CCLK_DIV )
  58. #define CONFIG_SCLK_HZ ( CONFIG_VCO_HZ / CONFIG_SCLK_DIV )
  59. #else
  60. #define CONFIG_CCLK_HZ CONFIG_CLKIN_HZ
  61. #define CONFIG_SCLK_HZ CONFIG_CLKIN_HZ
  62. #endif
  63. #define CONFIG_MEM_SIZE 32 /* 128, 64, 32, 16 */
  64. #define CONFIG_MEM_ADD_WDTH 9 /* 8, 9, 10, 11 */
  65. #define CONFIG_MEM_MT48LC16M16A2TG_75 1
  66. #define CONFIG_LOADS_ECHO 1
  67. /*
  68. * BOOTP options
  69. */
  70. #define CONFIG_BOOTP_BOOTFILESIZE
  71. #define CONFIG_BOOTP_BOOTPATH
  72. #define CONFIG_BOOTP_GATEWAY
  73. #define CONFIG_BOOTP_HOSTNAME
  74. /*
  75. * Command line configuration.
  76. */
  77. #include <config_cmd_default.h>
  78. #define CONFIG_CMD_PING
  79. #define CONFIG_CMD_ELF
  80. #define CONFIG_CMD_I2C
  81. #define CONFIG_CMD_JFFS2
  82. #define CONFIG_CMD_DATE
  83. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 ip=192.168.0.15:192.168.0.2:192.168.0.1:255.255.255.0:ezkit:eth0:off console=ttyBF0,57600"
  84. #define CFG_PROMPT "bfin> " /* Monitor Command Prompt */
  85. #if defined(CONFIG_CMD_KGDB)
  86. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  87. #else
  88. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  89. #endif
  90. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  91. #define CFG_MAXARGS 16 /* max number of command args */
  92. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  93. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  94. #define CFG_MEMTEST_END ( (CONFIG_MEM_SIZE - 1) * 1024 * 1024) /* 1 ... 31 MB in DRAM */
  95. #define CFG_LOAD_ADDR 0x01000000 /* default load address */
  96. #define CFG_HZ 1000 /* decrementer freq: 10 ms ticks */
  97. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  98. #define CFG_SDRAM_BASE 0x00000000
  99. #define CFG_MAX_RAM_SIZE (CONFIG_MEM_SIZE * 1024 * 1024)
  100. #define CFG_FLASH_BASE 0x20000000
  101. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  102. #define CFG_MONITOR_BASE (CFG_MAX_RAM_SIZE - CFG_MONITOR_LEN)
  103. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  104. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  105. #define CFG_GBL_DATA_SIZE 0x4000
  106. #define CFG_GBL_DATA_ADDR (CFG_MALLOC_BASE - CFG_GBL_DATA_SIZE)
  107. #define CONFIG_STACKBASE (CFG_GBL_DATA_ADDR - 4)
  108. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  109. #define CFG_FLASH0_BASE 0x20000000
  110. #define CFG_FLASH1_BASE 0x20200000
  111. #define CFG_FLASH2_BASE 0x20280000
  112. #define CFG_MAX_FLASH_BANKS 3 /* max number of memory banks */
  113. #define CFG_MAX_FLASH_SECT 40 /* max number of sectors on one chip */
  114. #define CFG_ENV_IS_IN_FLASH 1
  115. #define CFG_ENV_ADDR 0x20020000
  116. #define CFG_ENV_SECT_SIZE 0x10000 /* Total Size of Environment Sector */
  117. /* JFFS Partition offset set */
  118. #define CFG_JFFS2_FIRST_BANK 0
  119. #define CFG_JFFS2_NUM_BANKS 1
  120. /* 512k reserved for u-boot */
  121. #define CFG_JFFS2_FIRST_SECTOR 11
  122. /*
  123. * Stack sizes
  124. */
  125. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  126. #define POLL_MODE 1
  127. #define FLASH_TOT_SECT 40
  128. #define FLASH_SIZE 0x220000
  129. #define CFG_FLASH_SIZE 0x220000
  130. /*
  131. * Initialize PSD4256 registers for using I2C
  132. */
  133. #define CONFIG_MISC_INIT_R
  134. /*
  135. * I2C settings
  136. * By default PF1 is used as SDA and PF0 as SCL on the Stamp board
  137. */
  138. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  139. /*
  140. * Software (bit-bang) I2C driver configuration
  141. */
  142. #define PF_SCL PF0
  143. #define PF_SDA PF1
  144. #define I2C_INIT (*pFIO_DIR |= PF_SCL); asm("ssync;")
  145. #define I2C_ACTIVE (*pFIO_DIR |= PF_SDA); *pFIO_INEN &= ~PF_SDA; asm("ssync;")
  146. #define I2C_TRISTATE (*pFIO_DIR &= ~PF_SDA); *pFIO_INEN |= PF_SDA; asm("ssync;")
  147. #define I2C_READ ((volatile)(*pFIO_FLAG_D & PF_SDA) != 0); asm("ssync;")
  148. #define I2C_SDA(bit) if(bit) { \
  149. *pFIO_FLAG_S = PF_SDA; \
  150. asm("ssync;"); \
  151. } \
  152. else { \
  153. *pFIO_FLAG_C = PF_SDA; \
  154. asm("ssync;"); \
  155. }
  156. #define I2C_SCL(bit) if(bit) { \
  157. *pFIO_FLAG_S = PF_SCL; \
  158. asm("ssync;"); \
  159. } \
  160. else { \
  161. *pFIO_FLAG_C = PF_SCL; \
  162. asm("ssync;"); \
  163. }
  164. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  165. #define CFG_I2C_SPEED 50000
  166. #define CFG_I2C_SLAVE 0xFE
  167. #define CFG_BOOTM_LEN 0x4000000 /* Large Image Length, set to 64 Meg */
  168. #define CONFIG_EBIU_SDRRC_VAL 0x398
  169. #define CONFIG_EBIU_SDGCTL_VAL 0x91118d
  170. #define CONFIG_EBIU_SDBCTL_VAL 0x13
  171. #define CONFIG_EBIU_AMGCTL_VAL 0xFF
  172. #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
  173. #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
  174. #include <asm/blackfin-config-post.h>
  175. #endif