mip405.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /*
  2. * (C) Copyright 2001
  3. * Denis Peter, MPL AG Switzerland, d.peter@mpl.ch
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. *
  24. * TODO: clean-up
  25. */
  26. /*
  27. * How do I program the SDRAM Timing Register (SDRAM0_TR) for a specific SDRAM or DIMM?
  28. *
  29. * As an example, consider a case where PC133 memory with CAS Latency equal to 2 is being
  30. * used with a 200MHz 405GP. For a typical 128Mb, PC133 SDRAM, the relevant minimum
  31. * parameters from the datasheet are:
  32. * Tclk = 7.5ns (CL = 2)
  33. * Trp = 15ns
  34. * Trc = 60ns
  35. * Trcd = 15ns
  36. * Trfc = 66ns
  37. *
  38. * If we are operating the 405GP with the MemClk output frequency set to 100 MHZ, the clock
  39. * period is 10ns and the parameters needed for the Timing Register are:
  40. * CASL = CL = 2 clock cycles
  41. * PTA = Trp = 15ns / 10ns = 2 clock cycles
  42. * CTP = Trc - Trcd - Trp = (60ns - 15ns - 15ns) / 10ns= 3 clock cycles
  43. * LDF = 2 clock cycles (but can be extended to meet board-level timing)
  44. * RFTA = Trfc = 66ns / 10ns= 7 clock cycles
  45. * RCD = Trcd = 15ns / 10ns= 2 clock cycles
  46. *
  47. * The actual bit settings in the register would be:
  48. *
  49. * CASL = 0b01
  50. * PTA = 0b01
  51. * CTP = 0b10
  52. * LDF = 0b01
  53. * RFTA = 0b011
  54. * RCD = 0b01
  55. *
  56. * If Trfc is not specified in the datasheet for PC100 or PC133 memory, set RFTA = Trc
  57. * instead. Figure 24 in the PC SDRAM Specification Rev. 1.7 shows refresh to active delay
  58. * defined as Trc rather than Trfc.
  59. * When using DIMM modules, most but not all of the required timing parameters can be read
  60. * from the Serial Presence Detect (SPD) EEPROM on the module. Specifically, Trc and Trfc
  61. * are not available from the EEPROM
  62. */
  63. #include <common.h>
  64. #include "mip405.h"
  65. #include <asm/processor.h>
  66. #include <4xx_i2c.h>
  67. #include <miiphy.h>
  68. #include "../common/common_util.h"
  69. #include <i2c.h>
  70. #include <rtc.h>
  71. DECLARE_GLOBAL_DATA_PTR;
  72. #undef SDRAM_DEBUG
  73. #define ENABLE_ECC /* for ecc boards */
  74. #define FALSE 0
  75. #define TRUE 1
  76. /* stdlib.h causes some compatibility problems; should fixe these! -- wd */
  77. #ifndef __ldiv_t_defined
  78. typedef struct {
  79. long int quot; /* Quotient */
  80. long int rem; /* Remainder */
  81. } ldiv_t;
  82. extern ldiv_t ldiv (long int __numer, long int __denom);
  83. # define __ldiv_t_defined 1
  84. #endif
  85. #define PLD_PART_REG PER_PLD_ADDR + 0
  86. #define PLD_VERS_REG PER_PLD_ADDR + 1
  87. #define PLD_BOARD_CFG_REG PER_PLD_ADDR + 2
  88. #define PLD_IRQ_REG PER_PLD_ADDR + 3
  89. #define PLD_COM_MODE_REG PER_PLD_ADDR + 4
  90. #define PLD_EXT_CONF_REG PER_PLD_ADDR + 5
  91. #define MEGA_BYTE (1024*1024)
  92. typedef struct {
  93. unsigned char boardtype; /* Board revision and Population Options */
  94. unsigned char cal; /* cas Latency (will be programmend as cal-1) */
  95. unsigned char trp; /* datain27 in clocks */
  96. unsigned char trcd; /* datain29 in clocks */
  97. unsigned char tras; /* datain30 in clocks */
  98. unsigned char tctp; /* tras - trcd in clocks */
  99. unsigned char am; /* Address Mod (will be programmed as am-1) */
  100. unsigned char sz; /* log binary => Size = (4MByte<<sz) 5 = 128, 4 = 64, 3 = 32, 2 = 16, 1=8 */
  101. unsigned char ecc; /* if true, ecc is enabled */
  102. } sdram_t;
  103. #if defined(CONFIG_MIP405T)
  104. const sdram_t sdram_table[] = {
  105. { 0x0F, /* MIP405T Rev A, 64MByte -1 Board */
  106. 3, /* Case Latenty = 3 */
  107. 3, /* trp 20ns / 7.5 ns datain[27] */
  108. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  109. 6, /* tras 44ns /7.5 ns (datain[30]) */
  110. 4, /* tcpt 44 - 20ns = 24ns */
  111. 2, /* Address Mode = 2 (12x9x4) */
  112. 3, /* size value (32MByte) */
  113. 0}, /* ECC disabled */
  114. { 0xff, /* terminator */
  115. 0xff,
  116. 0xff,
  117. 0xff,
  118. 0xff,
  119. 0xff,
  120. 0xff,
  121. 0xff }
  122. };
  123. #else
  124. const sdram_t sdram_table[] = {
  125. { 0x0f, /* Rev A, 128MByte -1 Board */
  126. 3, /* Case Latenty = 3 */
  127. 3, /* trp 20ns / 7.5 ns datain[27] */
  128. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  129. 6, /* tras 44ns /7.5 ns (datain[30]) */
  130. 4, /* tcpt 44 - 20ns = 24ns */
  131. 3, /* Address Mode = 3 */
  132. 5, /* size value */
  133. 1}, /* ECC enabled */
  134. { 0x07, /* Rev A, 64MByte -2 Board */
  135. 3, /* Case Latenty = 3 */
  136. 3, /* trp 20ns / 7.5 ns datain[27] */
  137. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  138. 6, /* tras 44ns /7.5 ns (datain[30]) */
  139. 4, /* tcpt 44 - 20ns = 24ns */
  140. 2, /* Address Mode = 2 */
  141. 4, /* size value */
  142. 1}, /* ECC enabled */
  143. { 0x03, /* Rev A, 128MByte -4 Board */
  144. 3, /* Case Latenty = 3 */
  145. 3, /* trp 20ns / 7.5 ns datain[27] */
  146. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  147. 6, /* tras 44ns /7.5 ns (datain[30]) */
  148. 4, /* tcpt 44 - 20ns = 24ns */
  149. 3, /* Address Mode = 3 */
  150. 5, /* size value */
  151. 1}, /* ECC enabled */
  152. { 0x1f, /* Rev B, 128MByte -3 Board */
  153. 3, /* Case Latenty = 3 */
  154. 3, /* trp 20ns / 7.5 ns datain[27] */
  155. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  156. 6, /* tras 44ns /7.5 ns (datain[30]) */
  157. 4, /* tcpt 44 - 20ns = 24ns */
  158. 3, /* Address Mode = 3 */
  159. 5, /* size value */
  160. 1}, /* ECC enabled */
  161. { 0x2f, /* Rev C, 128MByte -3 Board */
  162. 3, /* Case Latenty = 3 */
  163. 3, /* trp 20ns / 7.5 ns datain[27] */
  164. 3, /* trcd 20ns /7.5 ns (datain[29]) */
  165. 6, /* tras 44ns /7.5 ns (datain[30]) */
  166. 4, /* tcpt 44 - 20ns = 24ns */
  167. 3, /* Address Mode = 3 */
  168. 5, /* size value */
  169. 1}, /* ECC enabled */
  170. { 0xff, /* terminator */
  171. 0xff,
  172. 0xff,
  173. 0xff,
  174. 0xff,
  175. 0xff,
  176. 0xff,
  177. 0xff }
  178. };
  179. #endif /*CONFIG_MIP405T */
  180. void SDRAM_err (const char *s)
  181. {
  182. #ifndef SDRAM_DEBUG
  183. (void) get_clocks ();
  184. gd->baudrate = 9600;
  185. serial_init ();
  186. #endif
  187. serial_puts ("\n");
  188. serial_puts (s);
  189. serial_puts ("\n enable SDRAM_DEBUG for more info\n");
  190. for (;;);
  191. }
  192. unsigned char get_board_revcfg (void)
  193. {
  194. out8 (PER_BOARD_ADDR, 0);
  195. return (in8 (PER_BOARD_ADDR));
  196. }
  197. #ifdef SDRAM_DEBUG
  198. void write_hex (unsigned char i)
  199. {
  200. char cc;
  201. cc = i >> 4;
  202. cc &= 0xf;
  203. if (cc > 9)
  204. serial_putc (cc + 55);
  205. else
  206. serial_putc (cc + 48);
  207. cc = i & 0xf;
  208. if (cc > 9)
  209. serial_putc (cc + 55);
  210. else
  211. serial_putc (cc + 48);
  212. }
  213. void write_4hex (unsigned long val)
  214. {
  215. write_hex ((unsigned char) (val >> 24));
  216. write_hex ((unsigned char) (val >> 16));
  217. write_hex ((unsigned char) (val >> 8));
  218. write_hex ((unsigned char) val);
  219. }
  220. #endif
  221. int init_sdram (void)
  222. {
  223. unsigned long tmp, baseaddr;
  224. unsigned short i;
  225. unsigned char trp_clocks,
  226. trcd_clocks,
  227. tras_clocks,
  228. trc_clocks,
  229. tctp_clocks;
  230. unsigned char cal_val;
  231. unsigned char bc;
  232. unsigned long sdram_tim, sdram_bank;
  233. /*i2c_init (CFG_I2C_SPEED, CFG_I2C_SLAVE);*/
  234. (void) get_clocks ();
  235. gd->baudrate = 9600;
  236. serial_init ();
  237. /* set up the pld */
  238. mtdcr (ebccfga, pb7ap);
  239. mtdcr (ebccfgd, PLD_AP);
  240. mtdcr (ebccfga, pb7cr);
  241. mtdcr (ebccfgd, PLD_CR);
  242. /* THIS IS OBSOLETE */
  243. /* set up the board rev reg*/
  244. mtdcr (ebccfga, pb5ap);
  245. mtdcr (ebccfgd, BOARD_AP);
  246. mtdcr (ebccfga, pb5cr);
  247. mtdcr (ebccfgd, BOARD_CR);
  248. #ifdef SDRAM_DEBUG
  249. /* get all informations from PLD */
  250. serial_puts ("\nPLD Part 0x");
  251. bc = in8 (PLD_PART_REG);
  252. write_hex (bc);
  253. serial_puts ("\nPLD Vers 0x");
  254. bc = in8 (PLD_VERS_REG);
  255. write_hex (bc);
  256. serial_puts ("\nBoard Rev 0x");
  257. bc = in8 (PLD_BOARD_CFG_REG);
  258. write_hex (bc);
  259. serial_puts ("\n");
  260. #endif
  261. /* check board */
  262. bc = in8 (PLD_PART_REG);
  263. #if defined(CONFIG_MIP405T)
  264. if((bc & 0x80)==0)
  265. SDRAM_err ("U-Boot configured for a MIP405T not for a MIP405!!!\n");
  266. #else
  267. if((bc & 0x80)==0x80)
  268. SDRAM_err ("U-Boot configured for a MIP405 not for a MIP405T!!!\n");
  269. #endif
  270. /* set-up the chipselect machine */
  271. mtdcr (ebccfga, pb0cr); /* get cs0 config reg */
  272. tmp = mfdcr (ebccfgd);
  273. if ((tmp & 0x00002000) == 0) {
  274. /* MPS Boot, set up the flash */
  275. mtdcr (ebccfga, pb1ap);
  276. mtdcr (ebccfgd, FLASH_AP);
  277. mtdcr (ebccfga, pb1cr);
  278. mtdcr (ebccfgd, FLASH_CR);
  279. } else {
  280. /* Flash boot, set up the MPS */
  281. mtdcr (ebccfga, pb1ap);
  282. mtdcr (ebccfgd, MPS_AP);
  283. mtdcr (ebccfga, pb1cr);
  284. mtdcr (ebccfgd, MPS_CR);
  285. }
  286. /* set up UART0 (CS2) and UART1 (CS3) */
  287. mtdcr (ebccfga, pb2ap);
  288. mtdcr (ebccfgd, UART0_AP);
  289. mtdcr (ebccfga, pb2cr);
  290. mtdcr (ebccfgd, UART0_CR);
  291. mtdcr (ebccfga, pb3ap);
  292. mtdcr (ebccfgd, UART1_AP);
  293. mtdcr (ebccfga, pb3cr);
  294. mtdcr (ebccfgd, UART1_CR);
  295. bc = in8 (PLD_BOARD_CFG_REG);
  296. #ifdef SDRAM_DEBUG
  297. serial_puts ("\nstart SDRAM Setup\n");
  298. serial_puts ("\nBoard Rev: ");
  299. write_hex (bc);
  300. serial_puts ("\n");
  301. #endif
  302. i = 0;
  303. baseaddr = CFG_SDRAM_BASE;
  304. while (sdram_table[i].sz != 0xff) {
  305. if (sdram_table[i].boardtype == bc)
  306. break;
  307. i++;
  308. }
  309. if (sdram_table[i].boardtype != bc)
  310. SDRAM_err ("No SDRAM table found for this board!!!\n");
  311. #ifdef SDRAM_DEBUG
  312. serial_puts (" found table ");
  313. write_hex (i);
  314. serial_puts (" \n");
  315. #endif
  316. /* since the ECC initialisation needs some time,
  317. * we show that we're alive
  318. */
  319. if (sdram_table[i].ecc)
  320. serial_puts ("\nInitializing SDRAM, Please stand by");
  321. cal_val = sdram_table[i].cal - 1; /* Cas Latency */
  322. trp_clocks = sdram_table[i].trp; /* 20ns / 7.5 ns datain[27] */
  323. trcd_clocks = sdram_table[i].trcd; /* 20ns /7.5 ns (datain[29]) */
  324. tras_clocks = sdram_table[i].tras; /* 44ns /7.5 ns (datain[30]) */
  325. /* ctp = ((trp + tras) - trp - trcd) => tras - trcd */
  326. tctp_clocks = sdram_table[i].tctp; /* 44 - 20ns = 24ns */
  327. /* trc_clocks is sum of trp_clocks + tras_clocks */
  328. trc_clocks = trp_clocks + tras_clocks;
  329. /* get SDRAM timing register */
  330. mtdcr (memcfga, mem_sdtr1);
  331. sdram_tim = mfdcr (memcfgd) & ~0x018FC01F;
  332. /* insert CASL value */
  333. sdram_tim |= ((unsigned long) (cal_val)) << 23;
  334. /* insert PTA value */
  335. sdram_tim |= ((unsigned long) (trp_clocks - 1)) << 18;
  336. /* insert CTP value */
  337. sdram_tim |=
  338. ((unsigned long) (trc_clocks - trp_clocks -
  339. trcd_clocks)) << 16;
  340. /* insert LDF (always 01) */
  341. sdram_tim |= ((unsigned long) 0x01) << 14;
  342. /* insert RFTA value */
  343. sdram_tim |= ((unsigned long) (trc_clocks - 4)) << 2;
  344. /* insert RCD value */
  345. sdram_tim |= ((unsigned long) (trcd_clocks - 1)) << 0;
  346. tmp = ((unsigned long) (sdram_table[i].am - 1) << 13); /* AM = 3 */
  347. /* insert SZ value; */
  348. tmp |= ((unsigned long) sdram_table[i].sz << 17);
  349. /* get SDRAM bank 0 register */
  350. mtdcr (memcfga, mem_mb0cf);
  351. sdram_bank = mfdcr (memcfgd) & ~0xFFCEE001;
  352. sdram_bank |= (baseaddr | tmp | 0x01);
  353. #ifdef SDRAM_DEBUG
  354. serial_puts ("sdtr: ");
  355. write_4hex (sdram_tim);
  356. serial_puts ("\n");
  357. #endif
  358. /* write SDRAM timing register */
  359. mtdcr (memcfga, mem_sdtr1);
  360. mtdcr (memcfgd, sdram_tim);
  361. #ifdef SDRAM_DEBUG
  362. serial_puts ("mb0cf: ");
  363. write_4hex (sdram_bank);
  364. serial_puts ("\n");
  365. #endif
  366. /* write SDRAM bank 0 register */
  367. mtdcr (memcfga, mem_mb0cf);
  368. mtdcr (memcfgd, sdram_bank);
  369. if (get_bus_freq (tmp) > 110000000) { /* > 110MHz */
  370. /* get SDRAM refresh interval register */
  371. mtdcr (memcfga, mem_rtr);
  372. tmp = mfdcr (memcfgd) & ~0x3FF80000;
  373. tmp |= 0x07F00000;
  374. } else {
  375. /* get SDRAM refresh interval register */
  376. mtdcr (memcfga, mem_rtr);
  377. tmp = mfdcr (memcfgd) & ~0x3FF80000;
  378. tmp |= 0x05F00000;
  379. }
  380. /* write SDRAM refresh interval register */
  381. mtdcr (memcfga, mem_rtr);
  382. mtdcr (memcfgd, tmp);
  383. /* enable ECC if used */
  384. #if defined(ENABLE_ECC) && !defined(CONFIG_BOOT_PCI)
  385. if (sdram_table[i].ecc) {
  386. /* disable checking for all banks */
  387. unsigned long *p;
  388. #ifdef SDRAM_DEBUG
  389. serial_puts ("disable ECC.. ");
  390. #endif
  391. mtdcr (memcfga, mem_ecccf);
  392. tmp = mfdcr (memcfgd);
  393. tmp &= 0xff0fffff; /* disable all banks */
  394. mtdcr (memcfga, mem_ecccf);
  395. /* set up SDRAM Controller with ECC enabled */
  396. #ifdef SDRAM_DEBUG
  397. serial_puts ("setup SDRAM Controller.. ");
  398. #endif
  399. mtdcr (memcfgd, tmp);
  400. mtdcr (memcfga, mem_mcopt1);
  401. tmp = (mfdcr (memcfgd) & ~0xFFE00000) | 0x90800000;
  402. mtdcr (memcfga, mem_mcopt1);
  403. mtdcr (memcfgd, tmp);
  404. udelay (600);
  405. #ifdef SDRAM_DEBUG
  406. serial_puts ("fill the memory..\n");
  407. #endif
  408. serial_puts (".");
  409. /* now, fill all the memory */
  410. tmp = ((4 * MEGA_BYTE) << sdram_table[i].sz);
  411. p = (unsigned long) 0;
  412. while ((unsigned long) p < tmp) {
  413. *p++ = 0L;
  414. if (!((unsigned long) p % 0x00800000)) /* every 8MByte */
  415. serial_puts (".");
  416. }
  417. /* enable bank 0 */
  418. serial_puts (".");
  419. #ifdef SDRAM_DEBUG
  420. serial_puts ("enable ECC\n");
  421. #endif
  422. udelay (400);
  423. mtdcr (memcfga, mem_ecccf);
  424. tmp = mfdcr (memcfgd);
  425. tmp |= 0x00800000; /* enable bank 0 */
  426. mtdcr (memcfgd, tmp);
  427. udelay (400);
  428. } else
  429. #endif
  430. {
  431. /* enable SDRAM controller with no ECC, 32-bit SDRAM width, 16 byte burst */
  432. mtdcr (memcfga, mem_mcopt1);
  433. tmp = (mfdcr (memcfgd) & ~0xFFE00000) | 0x80C00000;
  434. mtdcr (memcfga, mem_mcopt1);
  435. mtdcr (memcfgd, tmp);
  436. udelay (400);
  437. }
  438. serial_puts ("\n");
  439. return (0);
  440. }
  441. int board_early_init_f (void)
  442. {
  443. init_sdram ();
  444. /*-------------------------------------------------------------------------+
  445. | Interrupt controller setup for the PIP405 board.
  446. | Note: IRQ 0-15 405GP internally generated; active high; level sensitive
  447. | IRQ 16 405GP internally generated; active low; level sensitive
  448. | IRQ 17-24 RESERVED
  449. | IRQ 25 (EXT IRQ 0) SouthBridge; active low; level sensitive
  450. | IRQ 26 (EXT IRQ 1) NMI: active low; level sensitive
  451. | IRQ 27 (EXT IRQ 2) SMI: active Low; level sensitive
  452. | IRQ 28 (EXT IRQ 3) PCI SLOT 3; active low; level sensitive
  453. | IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  454. | IRQ 30 (EXT IRQ 5) PCI SLOT 1; active low; level sensitive
  455. | IRQ 31 (EXT IRQ 6) PCI SLOT 0; active low; level sensitive
  456. | Note for MIP405 board:
  457. | An interrupt taken for the SouthBridge (IRQ 25) indicates that
  458. | the Interrupt Controller in the South Bridge has caused the
  459. | interrupt. The IC must be read to determine which device
  460. | caused the interrupt.
  461. |
  462. +-------------------------------------------------------------------------*/
  463. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  464. mtdcr (uicer, 0x00000000); /* disable all ints */
  465. mtdcr (uiccr, 0x00000000); /* set all to be non-critical (for now) */
  466. mtdcr (uicpr, 0xFFFFFF80); /* set int polarities */
  467. mtdcr (uictr, 0x10000000); /* set int trigger levels */
  468. mtdcr (uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority */
  469. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  470. return 0;
  471. }
  472. /*
  473. * Get some PLD Registers
  474. */
  475. unsigned short get_pld_parvers (void)
  476. {
  477. unsigned short result;
  478. unsigned char rc;
  479. rc = in8 (PLD_PART_REG);
  480. result = (unsigned short) rc << 8;
  481. rc = in8 (PLD_VERS_REG);
  482. result |= rc;
  483. return result;
  484. }
  485. void user_led0 (unsigned char on)
  486. {
  487. if (on)
  488. out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) | 0x4));
  489. else
  490. out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) & 0xfb));
  491. }
  492. void ide_set_reset (int idereset)
  493. {
  494. /* if reset = 1 IDE reset will be asserted */
  495. if (idereset)
  496. out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) | 0x1));
  497. else {
  498. udelay (10000);
  499. out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) & 0xfe));
  500. }
  501. }
  502. /* ------------------------------------------------------------------------- */
  503. void get_pcbrev_var(unsigned char *pcbrev, unsigned char *var)
  504. {
  505. #if !defined(CONFIG_MIP405T)
  506. unsigned char bc,rc,tmp;
  507. int i;
  508. bc = in8 (PLD_BOARD_CFG_REG);
  509. tmp = ~bc;
  510. tmp &= 0xf;
  511. rc = 0;
  512. for (i = 0; i < 4; i++) {
  513. rc <<= 1;
  514. rc += (tmp & 0x1);
  515. tmp >>= 1;
  516. }
  517. rc++;
  518. if(( (((bc>>4) & 0xf)==0x2) /* Rev C PCB or */
  519. || (((bc>>4) & 0xf)==0x1)) /* Rev B PCB with */
  520. && (rc==0x1)) /* Population Option 1 is a -3 */
  521. rc=3;
  522. *pcbrev=(bc >> 4) & 0xf;
  523. *var=rc;
  524. #else
  525. unsigned char bc;
  526. bc = in8 (PLD_BOARD_CFG_REG);
  527. *pcbrev=(bc >> 4) & 0xf;
  528. *var=16-(bc & 0xf);
  529. #endif
  530. }
  531. /*
  532. * Check Board Identity:
  533. */
  534. /* serial String: "MIP405_1000" OR "MIP405T_1000" */
  535. #if !defined(CONFIG_MIP405T)
  536. #define BOARD_NAME "MIP405"
  537. #else
  538. #define BOARD_NAME "MIP405T"
  539. #endif
  540. int checkboard (void)
  541. {
  542. char s[50];
  543. unsigned char bc, var;
  544. int i;
  545. backup_t *b = (backup_t *) s;
  546. puts ("Board: ");
  547. get_pcbrev_var(&bc,&var);
  548. i = getenv_r ("serial#", (char *)s, 32);
  549. if ((i == 0) || strncmp ((char *)s, BOARD_NAME,sizeof(BOARD_NAME))) {
  550. get_backup_values (b);
  551. if (strncmp (b->signature, "MPL\0", 4) != 0) {
  552. puts ("### No HW ID - assuming " BOARD_NAME);
  553. printf ("-%d Rev %c", var, 'A' + bc);
  554. } else {
  555. b->serial_name[sizeof(BOARD_NAME)-1] = 0;
  556. printf ("%s-%d Rev %c SN: %s", b->serial_name, var,
  557. 'A' + bc, &b->serial_name[sizeof(BOARD_NAME)]);
  558. }
  559. } else {
  560. s[sizeof(BOARD_NAME)-1] = 0;
  561. printf ("%s-%d Rev %c SN: %s", s, var,'A' + bc,
  562. &s[sizeof(BOARD_NAME)]);
  563. }
  564. bc = in8 (PLD_EXT_CONF_REG);
  565. printf (" Boot Config: 0x%x\n", bc);
  566. return (0);
  567. }
  568. /* ------------------------------------------------------------------------- */
  569. /* ------------------------------------------------------------------------- */
  570. /*
  571. initdram(int board_type) reads EEPROM via I2c. EEPROM contains all of
  572. the necessary info for SDRAM controller configuration
  573. */
  574. /* ------------------------------------------------------------------------- */
  575. /* ------------------------------------------------------------------------- */
  576. static int test_dram (unsigned long ramsize);
  577. long int initdram (int board_type)
  578. {
  579. unsigned long bank_reg[4], tmp, bank_size;
  580. int i, ds;
  581. unsigned long TotalSize;
  582. ds = 0;
  583. /* since the DRAM controller is allready set up, calculate the size with the
  584. bank registers */
  585. mtdcr (memcfga, mem_mb0cf);
  586. bank_reg[0] = mfdcr (memcfgd);
  587. mtdcr (memcfga, mem_mb1cf);
  588. bank_reg[1] = mfdcr (memcfgd);
  589. mtdcr (memcfga, mem_mb2cf);
  590. bank_reg[2] = mfdcr (memcfgd);
  591. mtdcr (memcfga, mem_mb3cf);
  592. bank_reg[3] = mfdcr (memcfgd);
  593. TotalSize = 0;
  594. for (i = 0; i < 4; i++) {
  595. if ((bank_reg[i] & 0x1) == 0x1) {
  596. tmp = (bank_reg[i] >> 17) & 0x7;
  597. bank_size = 4 << tmp;
  598. TotalSize += bank_size;
  599. } else
  600. ds = 1;
  601. }
  602. mtdcr (memcfga, mem_ecccf);
  603. tmp = mfdcr (memcfgd);
  604. if (!tmp)
  605. printf ("No ");
  606. printf ("ECC ");
  607. test_dram (TotalSize * MEGA_BYTE);
  608. return (TotalSize * MEGA_BYTE);
  609. }
  610. /* ------------------------------------------------------------------------- */
  611. static int test_dram (unsigned long ramsize)
  612. {
  613. #ifdef SDRAM_DEBUG
  614. mem_test (0L, ramsize, 1);
  615. #endif
  616. /* not yet implemented */
  617. return (1);
  618. }
  619. /* used to check if the time in RTC is valid */
  620. static unsigned long start;
  621. static struct rtc_time tm;
  622. extern flash_info_t flash_info[]; /* info for FLASH chips */
  623. int misc_init_r (void)
  624. {
  625. /* adjust flash start and size as well as the offset */
  626. gd->bd->bi_flashstart=0-flash_info[0].size;
  627. gd->bd->bi_flashsize=flash_info[0].size-CFG_MONITOR_LEN;
  628. gd->bd->bi_flashoffset=0;
  629. /* check, if RTC is running */
  630. rtc_get (&tm);
  631. start=get_timer(0);
  632. /* if MIP405 has booted from PCI, reset CCR0[24] as described in errata PCI_18 */
  633. if (mfdcr(strap) & PSR_ROM_LOC)
  634. mtspr(ccr0, (mfspr(ccr0) & ~0x80));
  635. return (0);
  636. }
  637. void print_mip405_rev (void)
  638. {
  639. unsigned char part, vers, pcbrev, var;
  640. get_pcbrev_var(&pcbrev,&var);
  641. part = in8 (PLD_PART_REG);
  642. vers = in8 (PLD_VERS_REG);
  643. printf ("Rev: " BOARD_NAME "-%d Rev %c PLD %d Vers %d\n",
  644. var, pcbrev + 'A', part & 0x7F, vers);
  645. }
  646. #ifdef CONFIG_POST
  647. /*
  648. * Returns 1 if keys pressed to start the power-on long-running tests
  649. * Called from board_init_f().
  650. */
  651. int post_hotkeys_pressed(void)
  652. {
  653. return 0; /* No hotkeys supported */
  654. }
  655. #endif
  656. extern void mem_test_reloc(void);
  657. extern int mk_date (char *, struct rtc_time *);
  658. int last_stage_init (void)
  659. {
  660. unsigned long stop;
  661. struct rtc_time newtm;
  662. char *s;
  663. mem_test_reloc();
  664. /* write correct LED configuration */
  665. if (miiphy_write("ppc_4xx_eth0", 0x1, 0x14, 0x2402) != 0) {
  666. printf ("Error writing to the PHY\n");
  667. }
  668. /* since LED/CFG2 is not connected on the -2,
  669. * write to correct capability information */
  670. if (miiphy_write("ppc_4xx_eth0", 0x1, 0x4, 0x01E1) != 0) {
  671. printf ("Error writing to the PHY\n");
  672. }
  673. print_mip405_rev ();
  674. show_stdio_dev ();
  675. check_env ();
  676. /* check if RTC time is valid */
  677. stop=get_timer(start);
  678. while(stop<1200) { /* we wait 1.2 sec to check if the RTC is running */
  679. udelay(1000);
  680. stop=get_timer(start);
  681. }
  682. rtc_get (&newtm);
  683. if(tm.tm_sec==newtm.tm_sec) {
  684. s=getenv("defaultdate");
  685. if(!s)
  686. mk_date ("010112001970", &newtm);
  687. else
  688. if(mk_date (s, &newtm)!=0) {
  689. printf("RTC: Bad date format in defaultdate\n");
  690. return 0;
  691. }
  692. rtc_reset ();
  693. rtc_set(&newtm);
  694. }
  695. return 0;
  696. }
  697. /***************************************************************************
  698. * some helping routines
  699. */
  700. int overwrite_console (void)
  701. {
  702. return ((in8 (PLD_EXT_CONF_REG) & 0x1)==0); /* return TRUE if console should be overwritten */
  703. }
  704. /************************************************************************
  705. * Print MIP405 Info
  706. ************************************************************************/
  707. void print_mip405_info (void)
  708. {
  709. unsigned char part, vers, cfg, irq_reg, com_mode, ext;
  710. part = in8 (PLD_PART_REG);
  711. vers = in8 (PLD_VERS_REG);
  712. cfg = in8 (PLD_BOARD_CFG_REG);
  713. irq_reg = in8 (PLD_IRQ_REG);
  714. com_mode = in8 (PLD_COM_MODE_REG);
  715. ext = in8 (PLD_EXT_CONF_REG);
  716. printf ("PLD Part %d version %d\n", part & 0x7F, vers);
  717. printf ("Board Revision %c\n", ((cfg >> 4) & 0xf) + 'A');
  718. printf ("Population Options %d %d %d %d\n", (cfg) & 0x1,
  719. (cfg >> 1) & 0x1, (cfg >> 2) & 0x1, (cfg >> 3) & 0x1);
  720. printf ("User LED %s\n", (com_mode & 0x4) ? "on" : "off");
  721. printf ("UART Clocks %d\n", (com_mode >> 4) & 0x3);
  722. #if !defined(CONFIG_MIP405T)
  723. printf ("User Config Switch %d %d %d %d %d %d %d %d\n",
  724. (ext) & 0x1, (ext >> 1) & 0x1, (ext >> 2) & 0x1,
  725. (ext >> 3) & 0x1, (ext >> 4) & 0x1, (ext >> 5) & 0x1,
  726. (ext >> 6) & 0x1, (ext >> 7) & 0x1);
  727. printf ("SER1 uses handshakes %s\n",
  728. (ext & 0x80) ? "DTR/DSR" : "RTS/CTS");
  729. #else
  730. printf ("User Config Switch %d %d %d %d %d %d %d %d\n",
  731. (ext) & 0x1, (ext >> 1) & 0x1, (ext >> 2) & 0x1,
  732. (ext >> 3) & 0x1, (ext >> 4) & 0x1, (ext >> 5) & 0x1,
  733. (ext >> 6) & 0x1,(ext >> 7) & 0x1);
  734. #endif
  735. printf ("IDE Reset %s\n", (ext & 0x01) ? "asserted" : "not asserted");
  736. printf ("IRQs:\n");
  737. printf (" PIIX INTR: %s\n", (irq_reg & 0x80) ? "inactive" : "active");
  738. #if !defined(CONFIG_MIP405T)
  739. printf (" UART0 IRQ: %s\n", (irq_reg & 0x40) ? "inactive" : "active");
  740. printf (" UART1 IRQ: %s\n", (irq_reg & 0x20) ? "inactive" : "active");
  741. #endif
  742. printf (" PIIX SMI: %s\n", (irq_reg & 0x10) ? "inactive" : "active");
  743. printf (" PIIX INIT: %s\n", (irq_reg & 0x8) ? "inactive" : "active");
  744. printf (" PIIX NMI: %s\n", (irq_reg & 0x4) ? "inactive" : "active");
  745. }