mii.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  3. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/fec.h>
  25. #include <asm/immap.h>
  26. #include <config.h>
  27. #include <net.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI)
  30. #undef MII_DEBUG
  31. #undef ET_DEBUG
  32. int fecpin_setclear(struct eth_device *dev, int setclear)
  33. {
  34. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  35. if (setclear) {
  36. gpio->par_fec |= GPIO_PAR_FEC_7W_FEC | GPIO_PAR_FEC_MII_FEC;
  37. gpio->par_feci2c |=
  38. GPIO_PAR_FECI2C_MDC_EMDC | GPIO_PAR_FECI2C_MDIO_EMDIO;
  39. } else {
  40. gpio->par_fec &= ~(GPIO_PAR_FEC_7W_FEC | GPIO_PAR_FEC_MII_FEC);
  41. gpio->par_feci2c &=
  42. ~(GPIO_PAR_FECI2C_MDC_EMDC | GPIO_PAR_FECI2C_MDIO_EMDIO);
  43. }
  44. return 0;
  45. }
  46. #if defined(CFG_DISCOVER_PHY) || defined(CONFIG_CMD_MII)
  47. #include <miiphy.h>
  48. /* Make MII read/write commands for the FEC. */
  49. #define mk_mii_read(ADDR, REG) (0x60020000 | ((ADDR << 23) | (REG & 0x1f) << 18))
  50. #define mk_mii_write(ADDR, REG, VAL) (0x50020000 | ((ADDR << 23) | (REG & 0x1f) << 18) | (VAL & 0xffff))
  51. /* PHY identification */
  52. #define PHY_ID_LXT970 0x78100000 /* LXT970 */
  53. #define PHY_ID_LXT971 0x001378e0 /* LXT971 and 972 */
  54. #define PHY_ID_82555 0x02a80150 /* Intel 82555 */
  55. #define PHY_ID_QS6612 0x01814400 /* QS6612 */
  56. #define PHY_ID_AMD79C784 0x00225610 /* AMD 79C784 */
  57. #define PHY_ID_LSI80225 0x0016f870 /* LSI 80225 */
  58. #define PHY_ID_LSI80225B 0x0016f880 /* LSI 80225/B */
  59. #define PHY_ID_DP83848VV 0x20005C90 /* National 83848 */
  60. #define PHY_ID_DP83849 0x20005CA2 /* National 82849 */
  61. #define STR_ID_LXT970 "LXT970"
  62. #define STR_ID_LXT971 "LXT971"
  63. #define STR_ID_82555 "Intel82555"
  64. #define STR_ID_QS6612 "QS6612"
  65. #define STR_ID_AMD79C784 "AMD79C784"
  66. #define STR_ID_LSI80225 "LSI80225"
  67. #define STR_ID_LSI80225B "LSI80225/B"
  68. #define STR_ID_DP83848VV "N83848"
  69. #define STR_ID_DP83849 "N83849"
  70. /****************************************************************************
  71. * mii_init -- Initialize the MII for MII command without ethernet
  72. * This function is a subset of eth_init
  73. ****************************************************************************
  74. */
  75. void mii_reset(struct fec_info_s *info)
  76. {
  77. volatile fec_t *fecp = (fec_t *) (info->miibase);
  78. int i;
  79. fecp->ecr = FEC_ECR_RESET;
  80. for (i = 0; (fecp->ecr & FEC_ECR_RESET) && (i < FEC_RESET_DELAY); ++i) {
  81. udelay(1);
  82. }
  83. if (i == FEC_RESET_DELAY) {
  84. printf("FEC_RESET_DELAY timeout\n");
  85. }
  86. }
  87. /* send command to phy using mii, wait for result */
  88. uint mii_send(uint mii_cmd)
  89. {
  90. struct fec_info_s *info;
  91. struct eth_device *dev;
  92. volatile fec_t *ep;
  93. uint mii_reply;
  94. int j = 0;
  95. /* retrieve from register structure */
  96. dev = eth_get_dev();
  97. info = dev->priv;
  98. ep = (fec_t *) info->miibase;
  99. ep->mmfr = mii_cmd; /* command to phy */
  100. /* wait for mii complete */
  101. while (!(ep->eir & FEC_EIR_MII) && (j < MCFFEC_TOUT_LOOP)) {
  102. udelay(1);
  103. j++;
  104. }
  105. if (j >= MCFFEC_TOUT_LOOP) {
  106. printf("MII not complete\n");
  107. return -1;
  108. }
  109. mii_reply = ep->mmfr; /* result from phy */
  110. ep->eir = FEC_EIR_MII; /* clear MII complete */
  111. #ifdef ET_DEBUG
  112. printf("%s[%d] %s: sent=0x%8.8x, reply=0x%8.8x\n",
  113. __FILE__, __LINE__, __FUNCTION__, mii_cmd, mii_reply);
  114. #endif
  115. return (mii_reply & 0xffff); /* data read from phy */
  116. }
  117. #endif /* CFG_DISCOVER_PHY || CONFIG_CMD_MII */
  118. #if defined(CFG_DISCOVER_PHY)
  119. int mii_discover_phy(struct eth_device *dev)
  120. {
  121. #define MAX_PHY_PASSES 11
  122. struct fec_info_s *info = dev->priv;
  123. int phyaddr, pass;
  124. uint phyno, phytype;
  125. if (info->phyname_init)
  126. return info->phy_addr;
  127. phyaddr = -1; /* didn't find a PHY yet */
  128. for (pass = 1; pass <= MAX_PHY_PASSES && phyaddr < 0; ++pass) {
  129. if (pass > 1) {
  130. /* PHY may need more time to recover from reset.
  131. * The LXT970 needs 50ms typical, no maximum is
  132. * specified, so wait 10ms before try again.
  133. * With 11 passes this gives it 100ms to wake up.
  134. */
  135. udelay(10000); /* wait 10ms */
  136. }
  137. for (phyno = 0; phyno < 32 && phyaddr < 0; ++phyno) {
  138. phytype = mii_send(mk_mii_read(phyno, PHY_PHYIDR1));
  139. #ifdef ET_DEBUG
  140. printf("PHY type 0x%x pass %d type\n", phytype, pass);
  141. #endif
  142. if (phytype != 0xffff) {
  143. phyaddr = phyno;
  144. phytype <<= 16;
  145. phytype |=
  146. mii_send(mk_mii_read(phyno, PHY_PHYIDR2));
  147. switch (phytype & 0xffffffff) {
  148. case PHY_ID_DP83848VV:
  149. strcpy(info->phy_name,
  150. STR_ID_DP83848VV);
  151. info->phyname_init = 1;
  152. break;
  153. default:
  154. strcpy(info->phy_name, "unknown");
  155. info->phyname_init = 1;
  156. break;
  157. }
  158. #ifdef ET_DEBUG
  159. printf("PHY @ 0x%x pass %d type ", phyno, pass);
  160. switch (phytype & 0xffffffff) {
  161. case PHY_ID_DP83848VV:
  162. printf(STR_ID_DP83848VV);
  163. break;
  164. default:
  165. printf("0x%08x\n", phytype);
  166. break;
  167. }
  168. #endif
  169. }
  170. }
  171. }
  172. if (phyaddr < 0)
  173. printf("No PHY device found.\n");
  174. return phyaddr;
  175. }
  176. #endif /* CFG_DISCOVER_PHY */
  177. int mii_init(void) __attribute__((weak,alias("__mii_init")));
  178. void __mii_init(void)
  179. {
  180. volatile fec_t *fecp;
  181. struct fec_info_s *info;
  182. struct eth_device *dev;
  183. int miispd = 0, i = 0;
  184. u16 autoneg = 0;
  185. /* retrieve from register structure */
  186. dev = eth_get_dev();
  187. info = dev->priv;
  188. fecp = (fec_t *) info->miibase;
  189. fecpin_setclear(dev, 1);
  190. mii_reset(info);
  191. /* We use strictly polling mode only */
  192. fecp->eimr = 0;
  193. /* Clear any pending interrupt */
  194. fecp->eir = 0xffffffff;
  195. /* Set MII speed */
  196. miispd = (gd->bus_clk / 1000000) / 5;
  197. fecp->mscr = miispd << 1;
  198. info->phy_addr = mii_discover_phy(dev);
  199. #define AUTONEGLINK (PHY_BMSR_AUTN_COMP | PHY_BMSR_LS)
  200. while (i < MCFFEC_TOUT_LOOP) {
  201. autoneg = 0;
  202. miiphy_read(dev->name, info->phy_addr, PHY_BMSR, &autoneg);
  203. i++;
  204. if ((autoneg & AUTONEGLINK) == AUTONEGLINK)
  205. break;
  206. udelay(500);
  207. }
  208. if (i >= MCFFEC_TOUT_LOOP) {
  209. printf("Auto Negotiation not complete\n");
  210. }
  211. /* adapt to the half/full speed settings */
  212. info->dup_spd = miiphy_duplex(dev->name, info->phy_addr) << 16;
  213. info->dup_spd |= miiphy_speed(dev->name, info->phy_addr);
  214. }
  215. /*****************************************************************************
  216. * Read and write a MII PHY register, routines used by MII Utilities
  217. *
  218. * FIXME: These routines are expected to return 0 on success, but mii_send
  219. * does _not_ return an error code. Maybe 0xFFFF means error, i.e.
  220. * no PHY connected...
  221. * For now always return 0.
  222. * FIXME: These routines only work after calling eth_init() at least once!
  223. * Otherwise they hang in mii_send() !!! Sorry!
  224. *****************************************************************************/
  225. int mcffec_miiphy_read(char *devname, unsigned char addr, unsigned char reg,
  226. unsigned short *value)
  227. {
  228. short rdreg; /* register working value */
  229. #ifdef MII_DEBUG
  230. printf("miiphy_read(0x%x) @ 0x%x = ", reg, addr);
  231. #endif
  232. rdreg = mii_send(mk_mii_read(addr, reg));
  233. *value = rdreg;
  234. #ifdef MII_DEBUG
  235. printf("0x%04x\n", *value);
  236. #endif
  237. return 0;
  238. }
  239. int mcffec_miiphy_write(char *devname, unsigned char addr, unsigned char reg,
  240. unsigned short value)
  241. {
  242. short rdreg; /* register working value */
  243. #ifdef MII_DEBUG
  244. printf("miiphy_write(0x%x) @ 0x%x = ", reg, addr);
  245. #endif
  246. rdreg = mii_send(mk_mii_write(addr, reg, value));
  247. #ifdef MII_DEBUG
  248. printf("0x%04x\n", value);
  249. #endif
  250. return 0;
  251. }
  252. #endif /* CONFIG_CMD_NET, FEC_ENET & NET_MULTI */