m5235evb.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  6. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <config.h>
  27. #include <common.h>
  28. #include <asm/immap.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. int checkboard(void)
  31. {
  32. puts("Board: ");
  33. puts("Freescale M5235 EVB\n");
  34. return 0;
  35. };
  36. long int initdram(int board_type)
  37. {
  38. volatile sdram_t *sdram = (volatile sdram_t *)(MMAP_SDRAM);
  39. volatile gpio_t *gpio = (volatile gpio_t *)(MMAP_GPIO);
  40. u32 dramsize, i, dramclk;
  41. /*
  42. * When booting from external Flash, the port-size is less than
  43. * the port-size of SDRAM. In this case it is necessary to enable
  44. * Data[15:0] on Port Address/Data.
  45. */
  46. gpio->par_ad =
  47. GPIO_PAR_AD_ADDR23 | GPIO_PAR_AD_ADDR22 | GPIO_PAR_AD_ADDR21 |
  48. GPIO_PAR_AD_DATAL;
  49. /* Initialize PAR to enable SDRAM signals */
  50. gpio->par_sdram =
  51. GPIO_PAR_SDRAM_SDWE | GPIO_PAR_SDRAM_SCAS | GPIO_PAR_SDRAM_SRAS |
  52. GPIO_PAR_SDRAM_SCKE | GPIO_PAR_SDRAM_SDCS(3);
  53. dramsize = CFG_SDRAM_SIZE * 0x100000;
  54. for (i = 0x13; i < 0x20; i++) {
  55. if (dramsize == (1 << i))
  56. break;
  57. }
  58. i--;
  59. if (!(sdram->dacr0 & SDRAMC_DARCn_RE)) {
  60. dramclk = gd->bus_clk / (CFG_HZ * CFG_HZ);
  61. /* Initialize DRAM Control Register: DCR */
  62. sdram->dcr = SDRAMC_DCR_RTIM_9CLKS |
  63. SDRAMC_DCR_RTIM_6CLKS | SDRAMC_DCR_RC((15 * dramclk) >> 4);
  64. /* Initialize DACR0 */
  65. sdram->dacr0 =
  66. SDRAMC_DARCn_BA(CFG_SDRAM_BASE) | SDRAMC_DARCn_CASL_C1 |
  67. SDRAMC_DARCn_CBM_CMD20 | SDRAMC_DARCn_PS_32;
  68. /* Initialize DMR0 */
  69. sdram->dmr0 = ((dramsize - 1) & 0xFFFC0000) | SDRAMC_DMRn_V;
  70. /* Set IP (bit 3) in DACR */
  71. sdram->dacr0 |= SDRAMC_DARCn_IP;
  72. /* Wait 30ns to allow banks to precharge */
  73. for (i = 0; i < 5; i++) {
  74. asm("nop");
  75. }
  76. /* Write to this block to initiate precharge */
  77. *(u32 *) (CFG_SDRAM_BASE) = 0xA5A59696;
  78. /* Set RE (bit 15) in DACR */
  79. sdram->dacr0 |= SDRAMC_DARCn_RE;
  80. /* Wait for at least 8 auto refresh cycles to occur */
  81. for (i = 0; i < 0x2000; i++) {
  82. asm("nop");
  83. }
  84. /* Finish the configuration by issuing the MRS. */
  85. sdram->dacr0 |= SDRAMC_DARCn_IMRS;
  86. /* Write to the SDRAM Mode Register */
  87. *(u32 *) (CFG_SDRAM_BASE + 0x400) = 0xA5A59696;
  88. }
  89. return dramsize;
  90. };
  91. int testdram(void)
  92. {
  93. /* TODO: XXX XXX XXX */
  94. printf("DRAM test not implemented!\n");
  95. return (0);
  96. }