sh_eth.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * sh_eth.h - Driver for Renesas SuperH ethernet controler.
  3. *
  4. * Copyright (C) 2008 Renesas Solutions Corp.
  5. * Copyright (c) 2008 Nobuhiro Iwamatsu
  6. * Copyright (c) 2007 Carlos Munoz <carlos@kenati.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <netdev.h>
  23. #include <asm/types.h>
  24. #define SHETHER_NAME "sh_eth"
  25. /* Malloc returns addresses in the P1 area (cacheable). However we need to
  26. use area P2 (non-cacheable) */
  27. #define ADDR_TO_P2(addr) ((((int)(addr) & ~0xe0000000) | 0xa0000000))
  28. /* The ethernet controller needs to use physical addresses */
  29. #if defined(CONFIG_SH_32BIT)
  30. #define ADDR_TO_PHY(addr) ((((int)(addr) & ~0xe0000000) | 0x40000000))
  31. #else
  32. #define ADDR_TO_PHY(addr) ((int)(addr) & ~0xe0000000)
  33. #endif
  34. /* Number of supported ports */
  35. #define MAX_PORT_NUM 2
  36. /* Buffers must be big enough to hold the largest ethernet frame. Also, rx
  37. buffers must be a multiple of 32 bytes */
  38. #define MAX_BUF_SIZE (48 * 32)
  39. /* The number of tx descriptors must be large enough to point to 5 or more
  40. frames. If each frame uses 2 descriptors, at least 10 descriptors are needed.
  41. We use one descriptor per frame */
  42. #define NUM_TX_DESC 8
  43. /* The size of the tx descriptor is determined by how much padding is used.
  44. 4, 20, or 52 bytes of padding can be used */
  45. #define TX_DESC_PADDING 4
  46. #define TX_DESC_SIZE (12 + TX_DESC_PADDING)
  47. /* Tx descriptor. We always use 3 bytes of padding */
  48. struct tx_desc_s {
  49. volatile u32 td0;
  50. u32 td1;
  51. u32 td2; /* Buffer start */
  52. u32 padding;
  53. };
  54. /* There is no limitation in the number of rx descriptors */
  55. #define NUM_RX_DESC 8
  56. /* The size of the rx descriptor is determined by how much padding is used.
  57. 4, 20, or 52 bytes of padding can be used */
  58. #define RX_DESC_PADDING 4
  59. #define RX_DESC_SIZE (12 + RX_DESC_PADDING)
  60. /* Rx descriptor. We always use 4 bytes of padding */
  61. struct rx_desc_s {
  62. volatile u32 rd0;
  63. volatile u32 rd1;
  64. u32 rd2; /* Buffer start */
  65. u32 padding;
  66. };
  67. struct sh_eth_info {
  68. struct tx_desc_s *tx_desc_malloc;
  69. struct tx_desc_s *tx_desc_base;
  70. struct tx_desc_s *tx_desc_cur;
  71. struct rx_desc_s *rx_desc_malloc;
  72. struct rx_desc_s *rx_desc_base;
  73. struct rx_desc_s *rx_desc_cur;
  74. u8 *rx_buf_malloc;
  75. u8 *rx_buf_base;
  76. u8 mac_addr[6];
  77. u8 phy_addr;
  78. struct eth_device *dev;
  79. };
  80. struct sh_eth_dev {
  81. int port;
  82. struct sh_eth_info port_info[MAX_PORT_NUM];
  83. };
  84. /* Register Address */
  85. #ifdef CONFIG_CPU_SH7763
  86. #define BASE_IO_ADDR 0xfee00000
  87. #define EDSR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0000)
  88. #define TDLAR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0010)
  89. #define TDFAR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0014)
  90. #define TDFXR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0018)
  91. #define TDFFR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x001c)
  92. #define RDLAR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0030)
  93. #define RDFAR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0034)
  94. #define RDFXR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0038)
  95. #define RDFFR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x003c)
  96. #define EDMR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0400)
  97. #define EDTRR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0408)
  98. #define EDRRR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0410)
  99. #define EESR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0428)
  100. #define EESIPR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0430)
  101. #define TRSCER(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0438)
  102. #define TFTR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0448)
  103. #define FDR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0450)
  104. #define RMCR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0458)
  105. #define RPADIR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0460)
  106. #define FCFTR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0468)
  107. #define ECMR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0500)
  108. #define RFLR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0508)
  109. #define ECSIPR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0518)
  110. #define PIR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0520)
  111. #define PIPR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x052c)
  112. #define APR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0554)
  113. #define MPR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0558)
  114. #define TPAUSER(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0564)
  115. #define GECMR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x05b0)
  116. #define MALR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x05c8)
  117. #define MAHR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x05c0)
  118. #elif defined(CONFIG_CPU_SH7757)
  119. #define BASE_IO_ADDR 0xfef00000
  120. #define TDLAR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0018)
  121. #define RDLAR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0020)
  122. #define EDMR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0000)
  123. #define EDTRR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0008)
  124. #define EDRRR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0010)
  125. #define EESR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0028)
  126. #define EESIPR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0030)
  127. #define TRSCER(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0038)
  128. #define TFTR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0048)
  129. #define FDR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0050)
  130. #define RMCR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0058)
  131. #define FCFTR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0070)
  132. #define ECMR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0100)
  133. #define RFLR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0108)
  134. #define ECSIPR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0118)
  135. #define PIR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0120)
  136. #define APR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0154)
  137. #define MPR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0158)
  138. #define TPAUSER(port) (BASE_IO_ADDR + 0x800 * (port) + 0x0164)
  139. #define MAHR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x01c0)
  140. #define MALR(port) (BASE_IO_ADDR + 0x800 * (port) + 0x01c8)
  141. #define RTRATE(port) (BASE_IO_ADDR + 0x800 * (port) + 0x01fc)
  142. #endif
  143. /*
  144. * Register's bits
  145. * Copy from Linux driver source code
  146. */
  147. #ifdef CONFIG_CPU_SH7763
  148. /* EDSR */
  149. enum EDSR_BIT {
  150. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  151. };
  152. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  153. #endif
  154. /* EDMR */
  155. enum DMAC_M_BIT {
  156. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  157. #ifdef CONFIG_CPU_SH7763
  158. EDMR_SRST = 0x03,
  159. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  160. EDMR_EL = 0x40, /* Litte endian */
  161. #elif defined CONFIG_CPU_SH7757
  162. EDMR_SRST = 0x01,
  163. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  164. EDMR_EL = 0x40, /* Litte endian */
  165. #else /* CONFIG_CPU_SH7763 */
  166. EDMR_SRST = 0x01,
  167. #endif
  168. };
  169. /* RFLR */
  170. #define RFLR_RFL_MIN 0x05EE /* Recv Frame length 1518 byte */
  171. /* EDTRR */
  172. enum DMAC_T_BIT {
  173. #ifdef CONFIG_CPU_SH7763
  174. EDTRR_TRNS = 0x03,
  175. #else
  176. EDTRR_TRNS = 0x01,
  177. #endif
  178. };
  179. /* GECMR */
  180. enum GECMR_BIT {
  181. GECMR_1000B = 0x01, GECMR_100B = 0x04, GECMR_10B = 0x00,
  182. };
  183. /* EDRRR*/
  184. enum EDRRR_R_BIT {
  185. EDRRR_R = 0x01,
  186. };
  187. /* TPAUSER */
  188. enum TPAUSER_BIT {
  189. TPAUSER_TPAUSE = 0x0000ffff,
  190. TPAUSER_UNLIMITED = 0,
  191. };
  192. /* BCFR */
  193. enum BCFR_BIT {
  194. BCFR_RPAUSE = 0x0000ffff,
  195. BCFR_UNLIMITED = 0,
  196. };
  197. /* PIR */
  198. enum PIR_BIT {
  199. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  200. };
  201. /* PSR */
  202. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  203. /* EESR */
  204. enum EESR_BIT {
  205. #ifndef CONFIG_CPU_SH7763
  206. EESR_TWB = 0x40000000,
  207. #else
  208. EESR_TWB = 0xC0000000,
  209. EESR_TC1 = 0x20000000,
  210. EESR_TUC = 0x10000000,
  211. EESR_ROC = 0x80000000,
  212. #endif
  213. EESR_TABT = 0x04000000,
  214. EESR_RABT = 0x02000000, EESR_RFRMER = 0x01000000,
  215. #ifndef CONFIG_CPU_SH7763
  216. EESR_ADE = 0x00800000,
  217. #endif
  218. EESR_ECI = 0x00400000,
  219. EESR_FTC = 0x00200000, EESR_TDE = 0x00100000,
  220. EESR_TFE = 0x00080000, EESR_FRC = 0x00040000,
  221. EESR_RDE = 0x00020000, EESR_RFE = 0x00010000,
  222. #ifndef CONFIG_CPU_SH7763
  223. EESR_CND = 0x00000800,
  224. #endif
  225. EESR_DLC = 0x00000400,
  226. EESR_CD = 0x00000200, EESR_RTO = 0x00000100,
  227. EESR_RMAF = 0x00000080, EESR_CEEF = 0x00000040,
  228. EESR_CELF = 0x00000020, EESR_RRF = 0x00000010,
  229. rESR_RTLF = 0x00000008, EESR_RTSF = 0x00000004,
  230. EESR_PRE = 0x00000002, EESR_CERF = 0x00000001,
  231. };
  232. #ifdef CONFIG_CPU_SH7763
  233. # define TX_CHECK (EESR_TC1 | EESR_FTC)
  234. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  235. | EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI)
  236. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE)
  237. #else
  238. # define TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO)
  239. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  240. | EESR_RFRMER | EESR_ADE | EESR_TFE | EESR_TDE | EESR_ECI)
  241. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE)
  242. #endif
  243. /* EESIPR */
  244. enum DMAC_IM_BIT {
  245. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  246. DMAC_M_RABT = 0x02000000,
  247. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  248. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  249. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  250. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  251. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  252. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  253. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  254. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  255. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  256. DMAC_M_RINT1 = 0x00000001,
  257. };
  258. /* Receive descriptor bit */
  259. enum RD_STS_BIT {
  260. RD_RACT = 0x80000000, RD_RDLE = 0x40000000,
  261. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  262. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  263. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  264. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  265. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  266. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  267. RD_RFS1 = 0x00000001,
  268. };
  269. #define RDF1ST RD_RFP1
  270. #define RDFEND RD_RFP0
  271. #define RD_RFP (RD_RFP1|RD_RFP0)
  272. /* RDFFR*/
  273. enum RDFFR_BIT {
  274. RDFFR_RDLF = 0x01,
  275. };
  276. /* FCFTR */
  277. enum FCFTR_BIT {
  278. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  279. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  280. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  281. };
  282. #define FIFO_F_D_RFF (FCFTR_RFF2|FCFTR_RFF1|FCFTR_RFF0)
  283. #define FIFO_F_D_RFD (FCFTR_RFD2|FCFTR_RFD1|FCFTR_RFD0)
  284. /* Transfer descriptor bit */
  285. enum TD_STS_BIT {
  286. #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7757)
  287. TD_TACT = 0x80000000,
  288. #else
  289. TD_TACT = 0x7fffffff,
  290. #endif
  291. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  292. TD_TFP0 = 0x10000000,
  293. };
  294. #define TDF1ST TD_TFP1
  295. #define TDFEND TD_TFP0
  296. #define TD_TFP (TD_TFP1|TD_TFP0)
  297. /* RMCR */
  298. enum RECV_RST_BIT { RMCR_RST = 0x01, };
  299. /* ECMR */
  300. enum FELIC_MODE_BIT {
  301. #ifdef CONFIG_CPU_SH7763
  302. ECMR_TRCCM=0x04000000, ECMR_RCSC= 0x00800000, ECMR_DPAD= 0x00200000,
  303. ECMR_RZPF = 0x00100000,
  304. #endif
  305. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  306. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  307. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  308. ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004, ECMR_DM = 0x00000002,
  309. ECMR_PRM = 0x00000001,
  310. };
  311. #ifdef CONFIG_CPU_SH7763
  312. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_ZPF | ECMR_PFR | ECMR_RXF | \
  313. ECMR_TXF | ECMR_MCT)
  314. #elif CONFIG_CPU_SH7757
  315. #define ECMR_CHG_DM (ECMR_ZPF)
  316. #else
  317. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF | ECMR_MCT)
  318. #endif
  319. /* ECSR */
  320. enum ECSR_STATUS_BIT {
  321. #ifndef CONFIG_CPU_SH7763
  322. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  323. #endif
  324. ECSR_LCHNG = 0x04,
  325. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  326. };
  327. #ifdef CONFIG_CPU_SH7763
  328. # define ECSR_INIT (ECSR_ICD | ECSIPR_MPDIP)
  329. #else
  330. # define ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | \
  331. ECSR_LCHNG | ECSR_ICD | ECSIPR_MPDIP)
  332. #endif
  333. /* ECSIPR */
  334. enum ECSIPR_STATUS_MASK_BIT {
  335. #ifndef CONFIG_CPU_SH7763
  336. ECSIPR_BRCRXIP = 0x20, ECSIPR_PSRTOIP = 0x10,
  337. #endif
  338. ECSIPR_LCHNGIP = 0x04,
  339. ECSIPR_MPDIP = 0x02, ECSIPR_ICDIP = 0x01,
  340. };
  341. #ifdef CONFIG_CPU_SH7763
  342. # define ECSIPR_INIT (ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  343. #else
  344. # define ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | \
  345. ECSIPR_ICDIP | ECSIPR_MPDIP)
  346. #endif
  347. /* APR */
  348. enum APR_BIT {
  349. #ifdef CONFIG_CPU_SH7757
  350. APR_AP = 0x00000001,
  351. #else
  352. APR_AP = 0x00000004,
  353. #endif
  354. };
  355. /* MPR */
  356. enum MPR_BIT {
  357. #ifdef CONFIG_CPU_SH7757
  358. MPR_MP = 0x00000001,
  359. #else
  360. MPR_MP = 0x00000006,
  361. #endif
  362. };
  363. /* TRSCER */
  364. enum DESC_I_BIT {
  365. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  366. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  367. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  368. DESC_I_RINT1 = 0x0001,
  369. };
  370. /* RPADIR */
  371. enum RPADIR_BIT {
  372. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  373. RPADIR_PADR = 0x0003f,
  374. };
  375. #ifdef CONFIG_CPU_SH7763
  376. # define RPADIR_INIT (0x00)
  377. #else
  378. # define RPADIR_INIT (RPADIR_PADS1)
  379. #endif
  380. /* FDR */
  381. enum FIFO_SIZE_BIT {
  382. FIFO_SIZE_T = 0x00000700, FIFO_SIZE_R = 0x00000007,
  383. };
  384. enum PHY_OFFSETS {
  385. PHY_CTRL = 0, PHY_STAT = 1, PHY_IDT1 = 2, PHY_IDT2 = 3,
  386. PHY_ANA = 4, PHY_ANL = 5, PHY_ANE = 6,
  387. PHY_16 = 16,
  388. };
  389. /* PHY_CTRL */
  390. enum PHY_CTRL_BIT {
  391. PHY_C_RESET = 0x8000, PHY_C_LOOPBK = 0x4000, PHY_C_SPEEDSL = 0x2000,
  392. PHY_C_ANEGEN = 0x1000, PHY_C_PWRDN = 0x0800, PHY_C_ISO = 0x0400,
  393. PHY_C_RANEG = 0x0200, PHY_C_DUPLEX = 0x0100, PHY_C_COLT = 0x0080,
  394. };
  395. #define DM9161_PHY_C_ANEGEN 0 /* auto nego special */
  396. /* PHY_STAT */
  397. enum PHY_STAT_BIT {
  398. PHY_S_100T4 = 0x8000, PHY_S_100X_F = 0x4000, PHY_S_100X_H = 0x2000,
  399. PHY_S_10T_F = 0x1000, PHY_S_10T_H = 0x0800, PHY_S_ANEGC = 0x0020,
  400. PHY_S_RFAULT = 0x0010, PHY_S_ANEGA = 0x0008, PHY_S_LINK = 0x0004,
  401. PHY_S_JAB = 0x0002, PHY_S_EXTD = 0x0001,
  402. };
  403. /* PHY_ANA */
  404. enum PHY_ANA_BIT {
  405. PHY_A_NP = 0x8000, PHY_A_ACK = 0x4000, PHY_A_RF = 0x2000,
  406. PHY_A_FCS = 0x0400, PHY_A_T4 = 0x0200, PHY_A_FDX = 0x0100,
  407. PHY_A_HDX = 0x0080, PHY_A_10FDX = 0x0040, PHY_A_10HDX = 0x0020,
  408. PHY_A_SEL = 0x001e,
  409. PHY_A_EXT = 0x0001,
  410. };
  411. /* PHY_ANL */
  412. enum PHY_ANL_BIT {
  413. PHY_L_NP = 0x8000, PHY_L_ACK = 0x4000, PHY_L_RF = 0x2000,
  414. PHY_L_FCS = 0x0400, PHY_L_T4 = 0x0200, PHY_L_FDX = 0x0100,
  415. PHY_L_HDX = 0x0080, PHY_L_10FDX = 0x0040, PHY_L_10HDX = 0x0020,
  416. PHY_L_SEL = 0x001f,
  417. };
  418. /* PHY_ANE */
  419. enum PHY_ANE_BIT {
  420. PHY_E_PDF = 0x0010, PHY_E_LPNPA = 0x0008, PHY_E_NPA = 0x0004,
  421. PHY_E_PRX = 0x0002, PHY_E_LPANEGA = 0x0001,
  422. };
  423. /* DM9161 */
  424. enum PHY_16_BIT {
  425. PHY_16_BP4B45 = 0x8000, PHY_16_BPSCR = 0x4000, PHY_16_BPALIGN = 0x2000,
  426. PHY_16_BP_ADPOK = 0x1000, PHY_16_Repeatmode = 0x0800,
  427. PHY_16_TXselect = 0x0400,
  428. PHY_16_Rsvd = 0x0200, PHY_16_RMIIEnable = 0x0100,
  429. PHY_16_Force100LNK = 0x0080,
  430. PHY_16_APDLED_CTL = 0x0040, PHY_16_COLLED_CTL = 0x0020,
  431. PHY_16_RPDCTR_EN = 0x0010,
  432. PHY_16_ResetStMch = 0x0008, PHY_16_PreamSupr = 0x0004,
  433. PHY_16_Sleepmode = 0x0002,
  434. PHY_16_RemoteLoopOut = 0x0001,
  435. };