sc3.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * (C) Copyright 2007
  3. * Heiko Schocher, DENX Software Engineering, <hs@denx.de>.
  4. *
  5. * From:
  6. * (C) Copyright 2003
  7. * Juergen Beisert, EuroDesign embedded technologies, jbeisert@eurodsn.de
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #undef USE_VGA_GRAPHICS
  30. /* Memory Map
  31. * 0x00000000 .... 0x03FFFFFF -> RAM (up to 128MiB)
  32. * 0x74000000 .... 0x740FFFFF -> CS#6
  33. * 0x74100000 .... 0x741FFFFF -> CS#7
  34. * 0x74200000 .... 0x742FFFFF -> CS4# if no internal USB
  35. * 0x74300000 .... 0x743FFFFF -> CS5# if no boosted IDE
  36. * 0x77C00000 .... 0x77CFFFFF -> CS4# USB HC (1 MiB)
  37. * 0x77D00000 .... 0x77DFFFFF -> CS1# NAND-Flash (1 MiB)
  38. * 0x78000000 .... 0x78FFFFFF -> CS2# ISA-Bus Speicherzugriff (16 MiB)
  39. * 0x79000000 .... 0x7900FFFF -> CS2# ISA-Bus IO-Zugriff (16 MiB, mapped: 64kiB)
  40. * 0x79010000 .... 0x79FFFFFF -> CS2# ISA-Bus IO-Zugriff (mirrored)
  41. * 0x7A000000 .... 0x7A0FFFFF -> CS5# IDE emulation (1MiB)
  42. *
  43. * 0x80000000 .... 0x9FFFFFFF -> PCI-Bus Speicherzugriff (512MiB, mapped: 1:1)
  44. * 0xA0000000 .... 0xBFFFFFFF -> PCI-Bus Speicherzugriff (512MiB, mapped: 0x00000000...0x1FFFFFFF)
  45. * 0xE8000000 .... 0xE800FFFF -> PCI-Bus IO-Zugriff (64kiB, translated to PCI: 0x0000...0xFFFF)
  46. * 0xE8800000 .... 0xEBFFFFFF -> PCI-Bus IO-Zugriff (56MiB, translated to PCI: 0x00800000...0x3FFFFFF)
  47. * 0xEED00000 .... 0xEED00003 -> PCI-Bus
  48. * 0xEF400000 .... 0xEF40003F -> PCI-Bus Local Configuration Registers
  49. * 0xEF40003F .... 0xEF5FFFFF -> reserved
  50. * 0xEF600000 .... 0xEFFFFFFF -> 405GP internal Devices (10 MiB)
  51. * 0xF0000000 .... 0xF01FFFFF -> Flash-ROM (2 MiB)
  52. * 0xF0200000 .... 0xF7FFFFFF -> free for flash devices
  53. * 0xF8000000 .... 0xF8000FFF -> OnChipMemory (4kiB)
  54. * 0xF8001000 .... 0xFFDFFFFF -> free for flash devices
  55. * 0xFFE00000 .... 0xFFFFFFFF -> BOOT-ROM (2 MiB)
  56. */
  57. #define CONFIG_SC3 1
  58. #define CONFIG_4xx 1
  59. #define CONFIG_405GP 1
  60. #define CONFIG_BOARD_EARLY_INIT_F 1
  61. /*
  62. * Define IDE_USES_ISA_EMULATION for slower IDE access in the ISA-IO address range
  63. * If undefined, IDE access uses a seperat emulation with higher access speed.
  64. * Consider to inform your Linux IDE driver about the different addresses!
  65. * IDE_USES_ISA_EMULATION is only used if your CONFIG_COMMANDS macro includes
  66. * the CFG_CMD_IDE macro!
  67. */
  68. #define IDE_USES_ISA_EMULATION
  69. /*-----------------------------------------------------------------------
  70. * Serial Port
  71. *----------------------------------------------------------------------*/
  72. #define CONFIG_SERIAL_MULTI
  73. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  74. /*
  75. * define CONFIG_POWER_DOWN if your cpu should power down while waiting for your input
  76. * Works only, if you have enabled the CONFIG_SERIAL_SOFTWARE_FIFO feature
  77. */
  78. #if CONFIG_SERIAL_SOFTWARE_FIFO
  79. #define CONFIG_POWER_DOWN
  80. #endif
  81. /*
  82. * define CONFIG_SYS_CLK_FREQ to your base crystal clock in Hz
  83. */
  84. #define CONFIG_SYS_CLK_FREQ 33333333
  85. /*
  86. * define CONFIG_BAUDRATE to the baudrate value you want to use as default
  87. */
  88. #define CONFIG_BAUDRATE 115200
  89. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  90. #define CONFIG_PREBOOT "echo;" \
  91. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  92. "echo"
  93. #undef CONFIG_BOOTARGS
  94. #define CONFIG_EXTRA_ENV_SETTINGS \
  95. "netdev=eth0\0" \
  96. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  97. "nfsroot=${serverip}:${rootpath}\0" \
  98. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  99. "nand_args=setenv bootargs root=/dev/mtdblock5 rw" \
  100. "rootfstype=jffs2\0" \
  101. "addip=setenv bootargs ${bootargs} " \
  102. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  103. ":${hostname}:${netdev}:off panic=1\0" \
  104. "addcons=setenv bootargs ${bootargs} " \
  105. "console=ttyS0,${baudrate}\0" \
  106. "flash_nfs=run nfsargs addip addcons;" \
  107. "bootm ${kernel_addr}\0" \
  108. "flash_nand=run nand_args addip addcons;bootm ${kernel_addr}\0" \
  109. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addcons;" \
  110. "bootm\0" \
  111. "rootpath=/opt/eldk/ppc_4xx\0" \
  112. "bootfile=/tftpboot/sc3/uImage\0" \
  113. "u-boot=/tftpboot/sc3/u-boot.bin\0" \
  114. "setup=tftp 200000 /tftpboot/sc3/setup.img;autoscr 200000\0" \
  115. "kernel_addr=FFE08000\0" \
  116. ""
  117. #undef CONFIG_BOOTCOMMAND
  118. #define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
  119. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  120. #if 1 /* feel free to disable for development */
  121. #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
  122. #define CONFIG_AUTOBOOT_PROMPT "\nSC3 - booting... stop with ENTER\n"
  123. #define CONFIG_AUTOBOOT_DELAY_STR "\r" /* 1st "password" */
  124. #define CONFIG_AUTOBOOT_DELAY_STR2 "\n" /* 1st "password" */
  125. #endif
  126. /*
  127. * define CONFIG_BOOTCOMMAND to the autoboot commands. They will running after
  128. * the CONFIG_BOOTDELAY delay to boot your machine
  129. */
  130. #define CONFIG_BOOTCOMMAND "bootp;dcache on;bootm"
  131. /*
  132. * define CONFIG_BOOTARGS to the default kernel parameters. They will used if you don't
  133. * set different values at the u-boot prompt
  134. */
  135. #ifdef USE_VGA_GRAPHICS
  136. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=bootp nfsroot=/tftpboot/solidcard3re"
  137. #else
  138. #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/nfs rw ip=bootp"
  139. #endif
  140. /*
  141. * Is the USB host controller assembled? If yes define CONFIG_ISP1161_PRESENT
  142. * This reserves memory bank #4 for this purpose
  143. */
  144. #undef CONFIG_ISP1161_PRESENT
  145. #undef CONFIG_LOADS_ECHO /* no echo on for serial download */
  146. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  147. #define CONFIG_NET_MULTI
  148. /* #define CONFIG_EEPRO100_SROM_WRITE */
  149. /* #define CONFIG_SHOW_MAC */
  150. #define CONFIG_EEPRO100
  151. #define CONFIG_MII 1 /* add 405GP MII PHY management */
  152. #define CONFIG_PHY_ADDR 1 /* the connected Phy defaults to address 1 */
  153. #define CONFIG_COMMANDS \
  154. (CONFIG_CMD_DFL | \
  155. CFG_CMD_AUTOSCRIPT | \
  156. CFG_CMD_PCI | \
  157. CFG_CMD_IRQ | \
  158. CFG_CMD_NET | \
  159. CFG_CMD_MII | \
  160. CFG_CMD_PING | \
  161. CFG_CMD_NAND | \
  162. CFG_CMD_JFFS2 | \
  163. CFG_CMD_I2C | \
  164. CFG_CMD_IDE | \
  165. CFG_CMD_DATE | \
  166. CFG_CMD_DHCP | \
  167. CFG_CMD_CACHE | \
  168. CFG_CMD_ELF )
  169. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  170. #include <cmd_confdefs.h>
  171. #undef CONFIG_WATCHDOG /* watchdog disabled */
  172. /*
  173. * Miscellaneous configurable options
  174. */
  175. #define CFG_LONGHELP 1 /* undef to save memory */
  176. #define CFG_PROMPT "SC3> " /* Monitor Command Prompt */
  177. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  178. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  179. #define CFG_MAXARGS 16 /* max number of command args */
  180. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  181. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  182. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  183. /*
  184. * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  185. * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
  186. * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
  187. * The Linux BASE_BAUD define should match this configuration.
  188. * baseBaud = cpuClock/(uartDivisor*16)
  189. * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
  190. * set Linux BASE_BAUD to 403200.
  191. *
  192. * Consider the OPB clock! If it get lower the BASE_BAUD must be lower to
  193. * (see 405GP datasheet for descritpion)
  194. */
  195. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  196. #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  197. #define CFG_BASE_BAUD 921600 /* internal clock */
  198. /* The following table includes the supported baudrates */
  199. #define CFG_BAUDRATE_TABLE \
  200. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  201. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  202. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  203. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  204. /*-----------------------------------------------------------------------
  205. * IIC stuff
  206. *-----------------------------------------------------------------------
  207. */
  208. #define CONFIG_HARD_I2C /* I2C with hardware support */
  209. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  210. #define I2C_INIT
  211. #define I2C_ACTIVE 0
  212. #define I2C_TRISTATE 0
  213. #define CFG_I2C_SPEED 100000 /* use the standard 100kHz speed */
  214. #define CFG_I2C_SLAVE 0x7F /* mask valid bits */
  215. #define CONFIG_RTC_DS1337
  216. #define CFG_I2C_RTC_ADDR 0x68
  217. /*-----------------------------------------------------------------------
  218. * PCI stuff
  219. *-----------------------------------------------------------------------
  220. */
  221. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  222. #define PCI_HOST_FORCE 1 /* configure as pci host */
  223. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  224. #define CONFIG_PCI /* include pci support */
  225. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  226. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  227. /* resource configuration */
  228. /* If you want to see, whats connected to your PCI bus */
  229. /* #define CONFIG_PCI_SCAN_SHOW */
  230. #define CFG_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  231. #define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  232. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  233. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  234. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  235. #define CFG_PCI_PTM2LA 0x00000000 /* disabled */
  236. #define CFG_PCI_PTM2MS 0x00000000 /* disabled */
  237. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  238. /*-----------------------------------------------------------------------
  239. * External peripheral base address
  240. *-----------------------------------------------------------------------
  241. */
  242. #if !(CONFIG_COMMANDS & CFG_CMD_IDE)
  243. #undef CONFIG_IDE_LED /* no led for ide supported */
  244. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  245. /*-----------------------------------------------------------------------
  246. * IDE/ATA stuff
  247. *-----------------------------------------------------------------------
  248. */
  249. #else /* !(CONFIG_COMMANDS & CFG_CMD_IDE) */
  250. #define CONFIG_START_IDE 1 /* check, if use IDE */
  251. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  252. #undef CONFIG_IDE_LED /* no led for ide supported */
  253. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  254. #define CONFIG_ATAPI
  255. #define CONFIG_DOS_PARTITION
  256. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  257. #ifndef IDE_USES_ISA_EMULATION
  258. /* New and faster access */
  259. #define CFG_ATA_BASE_ADDR 0x7A000000 /* start of ISA IO emulation */
  260. /* How many IDE busses are available */
  261. #define CFG_IDE_MAXBUS 1
  262. /* What IDE ports are available */
  263. #define CFG_ATA_IDE0_OFFSET 0x000 /* first is available */
  264. #undef CFG_ATA_IDE1_OFFSET /* second not available */
  265. /* access to the data port is calculated:
  266. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_DATA_OFFSET + 0 */
  267. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  268. /* access to the registers is calculated:
  269. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_REG_OFFSET + [1..7] */
  270. #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  271. /* access to the alternate register is calculated:
  272. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_ALT_OFFSET + 6 */
  273. #define CFG_ATA_ALT_OFFSET 0x008 /* Offset for alternate registers */
  274. #else /* IDE_USES_ISA_EMULATION */
  275. #define CFG_ATA_BASE_ADDR 0x79000000 /* start of ISA IO emulation */
  276. /* How many IDE busses are available */
  277. #define CFG_IDE_MAXBUS 1
  278. /* What IDE ports are available */
  279. #define CFG_ATA_IDE0_OFFSET 0x01F0 /* first is available */
  280. #undef CFG_ATA_IDE1_OFFSET /* second not available */
  281. /* access to the data port is calculated:
  282. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_DATA_OFFSET + 0 */
  283. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  284. /* access to the registers is calculated:
  285. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_REG_OFFSET + [1..7] */
  286. #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  287. /* access to the alternate register is calculated:
  288. CFG_ATA_BASE_ADDR + CFG_ATA_IDE0_OFFSET + CFG_ATA_ALT_OFFSET + 6 */
  289. #define CFG_ATA_ALT_OFFSET 0x03F0 /* Offset for alternate registers */
  290. #endif /* IDE_USES_ISA_EMULATION */
  291. #endif /* !(CONFIG_COMMANDS & CFG_CMD_IDE) */
  292. /*
  293. #define CFG_KEY_REG_BASE_ADDR 0xF0100000
  294. #define CFG_IR_REG_BASE_ADDR 0xF0200000
  295. #define CFG_FPGA_REG_BASE_ADDR 0xF0300000
  296. */
  297. /*-----------------------------------------------------------------------
  298. * Start addresses for the final memory configuration
  299. * (Set up by the startup code)
  300. * Please note that CFG_SDRAM_BASE _must_ start at 0
  301. *
  302. * CFG_FLASH_BASE -> start address of internal flash
  303. * CFG_MONITOR_BASE -> start of u-boot
  304. */
  305. #ifndef __ASSEMBLER__
  306. extern unsigned long offsetOfBigFlash;
  307. extern unsigned long offsetOfEnvironment;
  308. #endif
  309. #define CFG_SDRAM_BASE 0x00000000
  310. #define CFG_FLASH_BASE 0xFFE00000
  311. #define CFG_MONITOR_BASE 0xFFFC0000 /* placed last 256k */
  312. #define CFG_MONITOR_LEN (224 * 1024) /* Reserve 224 KiB for Monitor */
  313. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 KiB for malloc() */
  314. /*
  315. * For booting Linux, the board info and command line data
  316. * have to be in the first 8 MiB of memory, since this is
  317. * the maximum mapped by the Linux kernel during initialization.
  318. */
  319. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  320. /*-----------------------------------------------------------------------
  321. * FLASH organization ## FIXME: lookup in datasheet
  322. */
  323. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  324. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  325. #define CFG_FLASH_CFI /* flash is CFI compat. */
  326. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver*/
  327. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  328. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
  329. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  330. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  331. #define CFG_WRITE_SWAPPED_DATA /* swap Databytes between reading/writing */
  332. #define CFG_ENV_IS_IN_FLASH 1
  333. #if CFG_ENV_IS_IN_FLASH
  334. #define CFG_ENV_OFFSET 0x00000000 /* Offset of Environment Sector in bottom type */
  335. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  336. #define CFG_ENV_SECT_SIZE 0x4000 /* see README - env sector total size */
  337. /* Address and size of Redundant Environment Sector */
  338. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  339. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  340. #endif
  341. /* let us changing anything in our environment */
  342. #define CONFIG_ENV_OVERWRITE
  343. /*
  344. * NAND-FLASH stuff
  345. */
  346. #define CFG_MAX_NAND_DEVICE 1
  347. #define NAND_MAX_CHIPS 1
  348. #define CFG_NAND_BASE 0x77D00000
  349. #define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
  350. /* No command line, one static partition */
  351. #undef CONFIG_JFFS2_CMDLINE
  352. #define CONFIG_JFFS2_DEV "nand0"
  353. #define CONFIG_JFFS2_PART_SIZE 0x01000000
  354. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  355. /*-----------------------------------------------------------------------
  356. * Cache Configuration
  357. *
  358. * CFG_DCACHE_SIZE -> size of data cache:
  359. * - 405GP 8k
  360. * - 405GPr 16k
  361. * How to handle the difference in chache size?
  362. * CFG_CACHELINE_SIZE -> size of one cache line: 32 bytes
  363. * (used in cpu/ppc4xx/start.S)
  364. */
  365. #define CFG_DCACHE_SIZE 16384
  366. #define CFG_CACHELINE_SIZE 32
  367. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  368. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  369. #endif
  370. /*
  371. * Init Memory Controller:
  372. *
  373. */
  374. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE
  375. #define FLASH_BASE1_PRELIM 0
  376. /*-----------------------------------------------------------------------
  377. * Some informations about the internal SRAM (OCM=On Chip Memory)
  378. *
  379. * CFG_OCM_DATA_ADDR -> location
  380. * CFG_OCM_DATA_SIZE -> size
  381. */
  382. #define CFG_TEMP_STACK_OCM 1
  383. #define CFG_OCM_DATA_ADDR 0xF8000000
  384. #define CFG_OCM_DATA_SIZE 0x1000
  385. /*-----------------------------------------------------------------------
  386. * Definitions for initial stack pointer and data area (in DPRAM):
  387. * - we are using the internal 4k SRAM, so we don't need data cache mapping
  388. * - internal SRAM (OCM=On Chip Memory) is placed to CFG_OCM_DATA_ADDR
  389. * - Stackpointer will be located to
  390. * (CFG_INIT_RAM_ADDR&0xFFFF0000) | (CFG_INIT_SP_OFFSET&0x0000FFFF)
  391. * in cpu/ppc4xx/start.S
  392. */
  393. #undef CFG_INIT_DCACHE_CS
  394. /* Where the internal SRAM starts */
  395. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR
  396. /* Where the internal SRAM ends (only offset) */
  397. #define CFG_INIT_RAM_END 0x0F00
  398. /*
  399. CFG_INIT_RAM_ADDR ------> ------------ lower address
  400. | |
  401. | ^ |
  402. | | |
  403. | | Stack |
  404. CFG_GBL_DATA_OFFSET ----> ------------
  405. | |
  406. | 64 Bytes |
  407. | |
  408. CFG_INIT_RAM_END ------> ------------ higher address
  409. (offset only)
  410. */
  411. /* size in bytes reserved for initial data */
  412. #define CFG_GBL_DATA_SIZE 64
  413. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  414. /* Initial value of the stack pointern in internal SRAM */
  415. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  416. /*
  417. * Internal Definitions
  418. *
  419. * Boot Flags
  420. */
  421. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  422. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  423. /* ################################################################################### */
  424. /* These defines will be used in cpu/ppc4xx/cpu_init.c to setup external chip selects */
  425. /* They are currently undefined cause they are initiaized in board/solidcard3/init.S */
  426. /* This chip select accesses the boot device */
  427. /* It depends on boot select switch if this device is 16 or 8 bit */
  428. #undef CFG_EBC_PB0AP
  429. #undef CFG_EBC_PB0CR
  430. #undef CFG_EBC_PB1AP
  431. #undef CFG_EBC_PB1CR
  432. #undef CFG_EBC_PB2AP
  433. #undef CFG_EBC_PB2CR
  434. #undef CFG_EBC_PB3AP
  435. #undef CFG_EBC_PB3CR
  436. #undef CFG_EBC_PB4AP
  437. #undef CFG_EBC_PB4CR
  438. #undef CFG_EBC_PB5AP
  439. #undef CFG_EBC_PB5CR
  440. #undef CFG_EBC_PB6AP
  441. #undef CFG_EBC_PB6CR
  442. #undef CFG_EBC_PB7AP
  443. #undef CFG_EBC_PB7CR
  444. #define CFG_EBC_CFG 0xb84ef000
  445. #define CONFIG_SDRAM_BANK0 /* use the standard SDRAM initialization */
  446. #undef CONFIG_SPD_EEPROM
  447. /*
  448. * Define this to get more information about system configuration
  449. */
  450. /* #define SC3_DEBUGOUT */
  451. #undef SC3_DEBUGOUT
  452. /***********************************************************************
  453. * External peripheral base address
  454. ***********************************************************************/
  455. #define CFG_ISA_MEM_BASE_ADDRESS 0x78000000
  456. /*
  457. Die Grafik-Treiber greifen über die Adresse in diesem Macro auf den Chip zu.
  458. Das funktioniert bei deren Karten, weil sie eine PCI-Bridge benutzen, die
  459. das gleiche Mapping durchführen kann, wie der SC520 (also Aufteilen von IO-Zugriffen
  460. auf ISA- und PCI-Zyklen)
  461. */
  462. #define CFG_ISA_IO_BASE_ADDRESS 0xE8000000
  463. /*#define CFG_ISA_IO_BASE_ADDRESS 0x79000000 */
  464. /************************************************************
  465. * Video support
  466. ************************************************************/
  467. #ifdef USE_VGA_GRAPHICS
  468. #define CONFIG_VIDEO /* To enable video controller support */
  469. #define CONFIG_VIDEO_CT69000
  470. #define CONFIG_CFB_CONSOLE
  471. /* #define CONFIG_VIDEO_LOGO */
  472. #define CONFIG_VGA_AS_SINGLE_DEVICE
  473. #define CONFIG_VIDEO_SW_CURSOR
  474. /* #define CONFIG_VIDEO_HW_CURSOR */
  475. #define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
  476. #define VIDEO_HW_RECTFILL
  477. #define VIDEO_HW_BITBLT
  478. #endif
  479. /************************************************************
  480. * Ident
  481. ************************************************************/
  482. #define CONFIG_SC3_VERSION "r1.4"
  483. #define POST_OUT(x) (*((volatile unsigned char*)(0x79000080))=x)
  484. #endif /* __CONFIG_H */