MPC8260ADS.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. /*
  2. * (C) Copyright 2001
  3. * Stuart Hughes <stuarth@lineo.com>
  4. * This file is based on similar values for other boards found in other
  5. * U-Boot config files, and some that I found in the mpc8260ads manual.
  6. *
  7. * Note: my board is a PILOT rev.
  8. * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
  9. *
  10. * (C) Copyright 2003-2004 Arabella Software Ltd.
  11. * Yuli Barcohen <yuli@arabellasw.com>
  12. * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
  13. * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
  14. * Ported to MPC8272ADS board.
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /*
  37. * High Level Configuration Options
  38. * (easy to change)
  39. */
  40. #define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
  41. /*
  42. * Figure out if we are booting low via flash HRCW or high via the BCSR.
  43. */
  44. #if (TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */
  45. # define CFG_LOWBOOT 1
  46. #endif
  47. /* ADS flavours */
  48. #define CFG_8260ADS 1 /* MPC8260ADS */
  49. #define CFG_8266ADS 2 /* MPC8266ADS */
  50. #define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
  51. #define CFG_8272ADS 4 /* MPC8272ADS */
  52. #ifndef CONFIG_ADSTYPE
  53. #define CONFIG_ADSTYPE CFG_8260ADS
  54. #endif /* CONFIG_ADSTYPE */
  55. #if CONFIG_ADSTYPE == CFG_8272ADS
  56. #define CONFIG_MPC8272 1
  57. #else
  58. #define CONFIG_MPC8260 1
  59. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  60. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  61. /* allow serial and ethaddr to be overwritten */
  62. #define CONFIG_ENV_OVERWRITE
  63. /*
  64. * select serial console configuration
  65. *
  66. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  67. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  68. * for SCC).
  69. *
  70. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  71. * defined elsewhere (for example, on the cogent platform, there are serial
  72. * ports on the motherboard which are used for the serial console - see
  73. * cogent/cma101/serial.[ch]).
  74. */
  75. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  76. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  77. #undef CONFIG_CONS_NONE /* define if console on something else */
  78. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  79. /*
  80. * select ethernet configuration
  81. *
  82. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  83. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  84. * for FCC)
  85. *
  86. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  87. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  88. * from CONFIG_COMMANDS to remove support for networking.
  89. */
  90. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  91. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  92. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  93. #ifdef CONFIG_ETHER_ON_FCC
  94. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  95. #if CONFIG_ETHER_INDEX == 1
  96. # define CFG_PHY_ADDR 0
  97. # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
  98. # define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
  99. #elif CONFIG_ETHER_INDEX == 2
  100. #if CONFIG_ADSTYPE == CFG_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
  101. # define CFG_PHY_ADDR 3
  102. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
  103. #else /* RxCLK is CLK13, TxCLK is CLK14 */
  104. # define CFG_PHY_ADDR 0
  105. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  106. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  107. # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  108. #endif /* CONFIG_ETHER_INDEX */
  109. #define CFG_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
  110. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
  111. #define CONFIG_MII /* MII PHY management */
  112. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  113. /*
  114. * GPIO pins used for bit-banged MII communications
  115. */
  116. #define MDIO_PORT 2 /* Port C */
  117. #if CONFIG_ADSTYPE == CFG_8272ADS
  118. #define CFG_MDIO_PIN 0x00002000 /* PC18 */
  119. #define CFG_MDC_PIN 0x00001000 /* PC19 */
  120. #else
  121. #define CFG_MDIO_PIN 0x00400000 /* PC9 */
  122. #define CFG_MDC_PIN 0x00200000 /* PC10 */
  123. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  124. #define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
  125. #define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
  126. #define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
  127. #define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
  128. else iop->pdat &= ~CFG_MDIO_PIN
  129. #define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
  130. else iop->pdat &= ~CFG_MDC_PIN
  131. #define MIIDELAY udelay(1)
  132. #endif /* CONFIG_ETHER_ON_FCC */
  133. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  134. #undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
  135. #else
  136. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  137. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  138. #define CFG_I2C_SLAVE 0x7F
  139. #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
  140. #define CONFIG_SPD_ADDR 0x50
  141. #endif
  142. #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
  143. #ifndef CONFIG_SDRAM_PBI
  144. #define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
  145. #endif
  146. #ifndef CONFIG_8260_CLKIN
  147. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  148. #define CONFIG_8260_CLKIN 100000000 /* in Hz */
  149. #else
  150. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  151. #endif
  152. #endif
  153. #define CONFIG_BAUDRATE 115200
  154. #define CFG_EXCLUDE CFG_CMD_BEDBUG | \
  155. CFG_CMD_BMP | \
  156. CFG_CMD_BSP | \
  157. CFG_CMD_DATE | \
  158. CFG_CMD_DOC | \
  159. CFG_CMD_DTT | \
  160. CFG_CMD_EEPROM | \
  161. CFG_CMD_ELF | \
  162. CFG_CMD_EXT2 | \
  163. CFG_CMD_FAT | \
  164. CFG_CMD_FDC | \
  165. CFG_CMD_FDOS | \
  166. CFG_CMD_HWFLOW | \
  167. CFG_CMD_IDE | \
  168. CFG_CMD_KGDB | \
  169. CFG_CMD_MMC | \
  170. CFG_CMD_NAND | \
  171. CFG_CMD_PCI | \
  172. CFG_CMD_PCMCIA | \
  173. CFG_CMD_REISER | \
  174. CFG_CMD_SCSI | \
  175. CFG_CMD_SPI | \
  176. CFG_CMD_SNTP | \
  177. CFG_CMD_UNIVERSE | \
  178. CFG_CMD_USB | \
  179. CFG_CMD_VFD | \
  180. CFG_CMD_XIMG
  181. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  182. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  183. CFG_CMD_SDRAM | \
  184. CFG_CMD_I2C | \
  185. CFG_EXCLUDE ) )
  186. #else
  187. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  188. CFG_EXCLUDE ) )
  189. #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
  190. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  191. #include <cmd_confdefs.h>
  192. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  193. #define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
  194. #define CONFIG_BOOTARGS "root=/dev/mtdblock2"
  195. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  196. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  197. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  198. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  199. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  200. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  201. #endif
  202. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  203. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  204. /*
  205. * Miscellaneous configurable options
  206. */
  207. #define CFG_HUSH_PARSER
  208. #define CFG_PROMPT_HUSH_PS2 "> "
  209. #define CFG_LONGHELP /* undef to save memory */
  210. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  211. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  212. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  213. #else
  214. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  215. #endif
  216. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  217. #define CFG_MAXARGS 16 /* max number of command args */
  218. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  219. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  220. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  221. #define CFG_LOAD_ADDR 0x400000 /* default load address */
  222. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  223. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  224. #define CFG_FLASH_BASE 0xff800000
  225. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  226. #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  227. #define CFG_FLASH_SIZE 8
  228. #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  229. #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
  230. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  231. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  232. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  233. #define CFG_JFFS2_FIRST_SECTOR 1
  234. #define CFG_JFFS2_LAST_SECTOR 27
  235. #define CFG_JFFS2_SORT_FRAGMENTS
  236. #define CFG_JFFS_CUSTOM_PART
  237. /* this is stuff came out of the Motorola docs */
  238. #ifndef CFG_LOWBOOT
  239. #define CFG_DEFAULT_IMMR 0x0F010000
  240. #endif
  241. #define CFG_IMMR 0xF0000000
  242. #define CFG_BCSR 0xF4500000
  243. #define CFG_SDRAM_BASE 0x00000000
  244. #define CFG_LSDRAM_BASE 0xFD000000
  245. #define RS232EN_1 0x02000002
  246. #define RS232EN_2 0x01000001
  247. #define FETHIEN1 0x08000008
  248. #define FETH1_RST 0x04000004
  249. #define FETHIEN2 0x10000000
  250. #define FETH2_RST 0x08000000
  251. #define BCSR_PCI_MODE 0x01000000
  252. #define CFG_INIT_RAM_ADDR CFG_IMMR
  253. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  254. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  255. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  256. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  257. #ifdef CFG_LOWBOOT
  258. /* PQ2FADS flash HRCW = 0x0EB4B645 */
  259. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  260. ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\
  261. ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
  262. ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
  263. )
  264. #else
  265. /* PQ2FADS BCSR HRCW = 0x0CB23645 */
  266. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  267. ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
  268. ( HRCW_BMS | HRCW_APPC10 ) |\
  269. ( HRCW_MODCK_H0101 ) \
  270. )
  271. #endif
  272. /* no slaves */
  273. #define CFG_HRCW_SLAVE1 0
  274. #define CFG_HRCW_SLAVE2 0
  275. #define CFG_HRCW_SLAVE3 0
  276. #define CFG_HRCW_SLAVE4 0
  277. #define CFG_HRCW_SLAVE5 0
  278. #define CFG_HRCW_SLAVE6 0
  279. #define CFG_HRCW_SLAVE7 0
  280. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  281. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  282. #define CFG_MONITOR_BASE TEXT_BASE
  283. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  284. # define CFG_RAMBOOT
  285. #endif
  286. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  287. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  288. #ifdef CONFIG_BZIP2
  289. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  290. #else
  291. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  292. #endif /* CONFIG_BZIP2 */
  293. #ifndef CFG_RAMBOOT
  294. # define CFG_ENV_IS_IN_FLASH 1
  295. # define CFG_ENV_SECT_SIZE 0x40000
  296. # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE)
  297. #else
  298. # define CFG_ENV_IS_IN_NVRAM 1
  299. # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  300. # define CFG_ENV_SIZE 0x200
  301. #endif /* CFG_RAMBOOT */
  302. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  303. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  304. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  305. #endif
  306. #define CFG_HID0_INIT 0
  307. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
  308. #define CFG_HID2 0
  309. #define CFG_SYPCR 0xFFFFFFC3
  310. #define CFG_BCR 0x100C0000
  311. #define CFG_SIUMCR 0x0A200000
  312. #define CFG_SCCR SCCR_DFBRG01
  313. #define CFG_BR0_PRELIM CFG_FLASH_BASE | 0x00001801
  314. #define CFG_OR0_PRELIM 0xFF800876
  315. #define CFG_BR1_PRELIM CFG_BCSR | 0x00001801
  316. #define CFG_OR1_PRELIM 0xFFFF8010
  317. #define CFG_RMR RMR_CSRE
  318. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  319. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  320. #define CFG_RCCR 0
  321. #if (CONFIG_ADSTYPE == CFG_8266ADS) || (CONFIG_ADSTYPE == CFG_8272ADS)
  322. #undef CFG_LSDRAM_BASE /* No local bus SDRAM on these boards */
  323. #endif /* CONFIG_ADSTYPE == CFG_8266ADS */
  324. #if CONFIG_ADSTYPE == CFG_PQ2FADS
  325. #define CFG_OR2 0xFE002EC0
  326. #define CFG_PSDMR 0x824B36A3
  327. #define CFG_PSRT 0x13
  328. #define CFG_LSDMR 0x828737A3
  329. #define CFG_LSRT 0x13
  330. #define CFG_MPTPR 0x2800
  331. #elif CONFIG_ADSTYPE == CFG_8272ADS
  332. #define CFG_OR2 0xFC002CC0
  333. #define CFG_PSDMR 0x834E24A3
  334. #define CFG_PSRT 0x13
  335. #define CFG_MPTPR 0x2800
  336. #else
  337. #define CFG_OR2 0xFF000CA0
  338. #define CFG_PSDMR 0x016EB452
  339. #define CFG_PSRT 0x21
  340. #define CFG_LSDMR 0x0086A522
  341. #define CFG_LSRT 0x21
  342. #define CFG_MPTPR 0x1900
  343. #endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
  344. #define CFG_RESET_ADDRESS 0x04400000
  345. #endif /* __CONFIG_H */