omap_hsmmc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <mmc.h>
  27. #include <part.h>
  28. #include <i2c.h>
  29. #include <twl4030.h>
  30. #include <asm/io.h>
  31. #include <asm/arch/mmc_host_def.h>
  32. /* If we fail after 1 second wait, something is really bad */
  33. #define MAX_RETRY_MS 1000
  34. static int mmc_read_data(hsmmc_t *mmc_base, char *buf, unsigned int size);
  35. static int mmc_write_data(hsmmc_t *mmc_base, const char *buf, unsigned int siz);
  36. static struct mmc hsmmc_dev[2];
  37. unsigned char mmc_board_init(hsmmc_t *mmc_base)
  38. {
  39. #if defined(CONFIG_TWL4030_POWER)
  40. twl4030_power_mmc_init();
  41. #endif
  42. #if defined(CONFIG_OMAP34XX)
  43. t2_t *t2_base = (t2_t *)T2_BASE;
  44. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  45. writel(readl(&t2_base->pbias_lite) | PBIASLITEPWRDNZ1 |
  46. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  47. &t2_base->pbias_lite);
  48. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  49. &t2_base->devconf0);
  50. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  51. &t2_base->devconf1);
  52. writel(readl(&prcm_base->fclken1_core) |
  53. EN_MMC1 | EN_MMC2 | EN_MMC3,
  54. &prcm_base->fclken1_core);
  55. writel(readl(&prcm_base->iclken1_core) |
  56. EN_MMC1 | EN_MMC2 | EN_MMC3,
  57. &prcm_base->iclken1_core);
  58. #endif
  59. /* TODO add appropriate OMAP4 init - none currently necessary */
  60. return 0;
  61. }
  62. void mmc_init_stream(hsmmc_t *mmc_base)
  63. {
  64. ulong start;
  65. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  66. writel(MMC_CMD0, &mmc_base->cmd);
  67. start = get_timer(0);
  68. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  69. if (get_timer(0) - start > MAX_RETRY_MS) {
  70. printf("%s: timedout waiting for cc!\n", __func__);
  71. return;
  72. }
  73. }
  74. writel(CC_MASK, &mmc_base->stat)
  75. ;
  76. writel(MMC_CMD0, &mmc_base->cmd)
  77. ;
  78. start = get_timer(0);
  79. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  80. if (get_timer(0) - start > MAX_RETRY_MS) {
  81. printf("%s: timedout waiting for cc2!\n", __func__);
  82. return;
  83. }
  84. }
  85. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  86. }
  87. static int mmc_init_setup(struct mmc *mmc)
  88. {
  89. hsmmc_t *mmc_base = (hsmmc_t *)mmc->priv;
  90. unsigned int reg_val;
  91. unsigned int dsor;
  92. ulong start;
  93. mmc_board_init(mmc_base);
  94. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  95. &mmc_base->sysconfig);
  96. start = get_timer(0);
  97. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  98. if (get_timer(0) - start > MAX_RETRY_MS) {
  99. printf("%s: timedout waiting for cc2!\n", __func__);
  100. return TIMEOUT;
  101. }
  102. }
  103. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  104. start = get_timer(0);
  105. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  106. if (get_timer(0) - start > MAX_RETRY_MS) {
  107. printf("%s: timedout waiting for softresetall!\n",
  108. __func__);
  109. return TIMEOUT;
  110. }
  111. }
  112. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  113. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  114. &mmc_base->capa);
  115. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  116. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  117. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  118. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  119. dsor = 240;
  120. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  121. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  122. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  123. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  124. start = get_timer(0);
  125. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  126. if (get_timer(0) - start > MAX_RETRY_MS) {
  127. printf("%s: timedout waiting for ics!\n", __func__);
  128. return TIMEOUT;
  129. }
  130. }
  131. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  132. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  133. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  134. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  135. &mmc_base->ie);
  136. mmc_init_stream(mmc_base);
  137. return 0;
  138. }
  139. static int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  140. struct mmc_data *data)
  141. {
  142. hsmmc_t *mmc_base = (hsmmc_t *)mmc->priv;
  143. unsigned int flags, mmc_stat;
  144. ulong start;
  145. start = get_timer(0);
  146. while ((readl(&mmc_base->pstate) & DATI_MASK) == DATI_CMDDIS) {
  147. if (get_timer(0) - start > MAX_RETRY_MS) {
  148. printf("%s: timedout waiting for cmddis!\n", __func__);
  149. return TIMEOUT;
  150. }
  151. }
  152. writel(0xFFFFFFFF, &mmc_base->stat);
  153. start = get_timer(0);
  154. while (readl(&mmc_base->stat)) {
  155. if (get_timer(0) - start > MAX_RETRY_MS) {
  156. printf("%s: timedout waiting for stat!\n", __func__);
  157. return TIMEOUT;
  158. }
  159. }
  160. /*
  161. * CMDREG
  162. * CMDIDX[13:8] : Command index
  163. * DATAPRNT[5] : Data Present Select
  164. * ENCMDIDX[4] : Command Index Check Enable
  165. * ENCMDCRC[3] : Command CRC Check Enable
  166. * RSPTYP[1:0]
  167. * 00 = No Response
  168. * 01 = Length 136
  169. * 10 = Length 48
  170. * 11 = Length 48 Check busy after response
  171. */
  172. /* Delay added before checking the status of frq change
  173. * retry not supported by mmc.c(core file)
  174. */
  175. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  176. udelay(50000); /* wait 50 ms */
  177. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  178. flags = 0;
  179. else if (cmd->resp_type & MMC_RSP_136)
  180. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  181. else if (cmd->resp_type & MMC_RSP_BUSY)
  182. flags = RSP_TYPE_LGHT48B;
  183. else
  184. flags = RSP_TYPE_LGHT48;
  185. /* enable default flags */
  186. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  187. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  188. if (cmd->resp_type & MMC_RSP_CRC)
  189. flags |= CCCE_CHECK;
  190. if (cmd->resp_type & MMC_RSP_OPCODE)
  191. flags |= CICE_CHECK;
  192. if (data) {
  193. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  194. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  195. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  196. data->blocksize = 512;
  197. writel(data->blocksize | (data->blocks << 16),
  198. &mmc_base->blk);
  199. } else
  200. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  201. if (data->flags & MMC_DATA_READ)
  202. flags |= (DP_DATA | DDIR_READ);
  203. else
  204. flags |= (DP_DATA | DDIR_WRITE);
  205. }
  206. writel(cmd->cmdarg, &mmc_base->arg);
  207. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  208. start = get_timer(0);
  209. do {
  210. mmc_stat = readl(&mmc_base->stat);
  211. if (get_timer(0) - start > MAX_RETRY_MS) {
  212. printf("%s : timeout: No status update\n", __func__);
  213. return TIMEOUT;
  214. }
  215. } while (!mmc_stat);
  216. if ((mmc_stat & IE_CTO) != 0)
  217. return TIMEOUT;
  218. else if ((mmc_stat & ERRI_MASK) != 0)
  219. return -1;
  220. if (mmc_stat & CC_MASK) {
  221. writel(CC_MASK, &mmc_base->stat);
  222. if (cmd->resp_type & MMC_RSP_PRESENT) {
  223. if (cmd->resp_type & MMC_RSP_136) {
  224. /* response type 2 */
  225. cmd->response[3] = readl(&mmc_base->rsp10);
  226. cmd->response[2] = readl(&mmc_base->rsp32);
  227. cmd->response[1] = readl(&mmc_base->rsp54);
  228. cmd->response[0] = readl(&mmc_base->rsp76);
  229. } else
  230. /* response types 1, 1b, 3, 4, 5, 6 */
  231. cmd->response[0] = readl(&mmc_base->rsp10);
  232. }
  233. }
  234. if (data && (data->flags & MMC_DATA_READ)) {
  235. mmc_read_data(mmc_base, data->dest,
  236. data->blocksize * data->blocks);
  237. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  238. mmc_write_data(mmc_base, data->src,
  239. data->blocksize * data->blocks);
  240. }
  241. return 0;
  242. }
  243. static int mmc_read_data(hsmmc_t *mmc_base, char *buf, unsigned int size)
  244. {
  245. unsigned int *output_buf = (unsigned int *)buf;
  246. unsigned int mmc_stat;
  247. unsigned int count;
  248. /*
  249. * Start Polled Read
  250. */
  251. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  252. count /= 4;
  253. while (size) {
  254. ulong start = get_timer(0);
  255. do {
  256. mmc_stat = readl(&mmc_base->stat);
  257. if (get_timer(0) - start > MAX_RETRY_MS) {
  258. printf("%s: timedout waiting for status!\n",
  259. __func__);
  260. return TIMEOUT;
  261. }
  262. } while (mmc_stat == 0);
  263. if ((mmc_stat & ERRI_MASK) != 0)
  264. return 1;
  265. if (mmc_stat & BRR_MASK) {
  266. unsigned int k;
  267. writel(readl(&mmc_base->stat) | BRR_MASK,
  268. &mmc_base->stat);
  269. for (k = 0; k < count; k++) {
  270. *output_buf = readl(&mmc_base->data);
  271. output_buf++;
  272. }
  273. size -= (count*4);
  274. }
  275. if (mmc_stat & BWR_MASK)
  276. writel(readl(&mmc_base->stat) | BWR_MASK,
  277. &mmc_base->stat);
  278. if (mmc_stat & TC_MASK) {
  279. writel(readl(&mmc_base->stat) | TC_MASK,
  280. &mmc_base->stat);
  281. break;
  282. }
  283. }
  284. return 0;
  285. }
  286. static int mmc_write_data(hsmmc_t *mmc_base, const char *buf, unsigned int size)
  287. {
  288. unsigned int *input_buf = (unsigned int *)buf;
  289. unsigned int mmc_stat;
  290. unsigned int count;
  291. /*
  292. * Start Polled Read
  293. */
  294. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  295. count /= 4;
  296. while (size) {
  297. ulong start = get_timer(0);
  298. do {
  299. mmc_stat = readl(&mmc_base->stat);
  300. if (get_timer(0) - start > MAX_RETRY_MS) {
  301. printf("%s: timedout waiting for status!\n",
  302. __func__);
  303. return TIMEOUT;
  304. }
  305. } while (mmc_stat == 0);
  306. if ((mmc_stat & ERRI_MASK) != 0)
  307. return 1;
  308. if (mmc_stat & BWR_MASK) {
  309. unsigned int k;
  310. writel(readl(&mmc_base->stat) | BWR_MASK,
  311. &mmc_base->stat);
  312. for (k = 0; k < count; k++) {
  313. writel(*input_buf, &mmc_base->data);
  314. input_buf++;
  315. }
  316. size -= (count*4);
  317. }
  318. if (mmc_stat & BRR_MASK)
  319. writel(readl(&mmc_base->stat) | BRR_MASK,
  320. &mmc_base->stat);
  321. if (mmc_stat & TC_MASK) {
  322. writel(readl(&mmc_base->stat) | TC_MASK,
  323. &mmc_base->stat);
  324. break;
  325. }
  326. }
  327. return 0;
  328. }
  329. static void mmc_set_ios(struct mmc *mmc)
  330. {
  331. hsmmc_t *mmc_base = (hsmmc_t *)mmc->priv;
  332. unsigned int dsor = 0;
  333. ulong start;
  334. /* configue bus width */
  335. switch (mmc->bus_width) {
  336. case 8:
  337. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  338. &mmc_base->con);
  339. break;
  340. case 4:
  341. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  342. &mmc_base->con);
  343. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  344. &mmc_base->hctl);
  345. break;
  346. case 1:
  347. default:
  348. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  349. &mmc_base->con);
  350. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  351. &mmc_base->hctl);
  352. break;
  353. }
  354. /* configure clock with 96Mhz system clock.
  355. */
  356. if (mmc->clock != 0) {
  357. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  358. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  359. dsor++;
  360. }
  361. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  362. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  363. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  364. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  365. start = get_timer(0);
  366. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  367. if (get_timer(0) - start > MAX_RETRY_MS) {
  368. printf("%s: timedout waiting for ics!\n", __func__);
  369. return;
  370. }
  371. }
  372. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  373. }
  374. int omap_mmc_init(int dev_index)
  375. {
  376. struct mmc *mmc;
  377. mmc = &hsmmc_dev[dev_index];
  378. sprintf(mmc->name, "OMAP SD/MMC");
  379. mmc->send_cmd = mmc_send_cmd;
  380. mmc->set_ios = mmc_set_ios;
  381. mmc->init = mmc_init_setup;
  382. switch (dev_index) {
  383. case 0:
  384. mmc->priv = (hsmmc_t *)OMAP_HSMMC1_BASE;
  385. break;
  386. case 1:
  387. mmc->priv = (hsmmc_t *)OMAP_HSMMC2_BASE;
  388. break;
  389. case 2:
  390. mmc->priv = (hsmmc_t *)OMAP_HSMMC3_BASE;
  391. break;
  392. default:
  393. mmc->priv = (hsmmc_t *)OMAP_HSMMC1_BASE;
  394. return 1;
  395. }
  396. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  397. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
  398. mmc->f_min = 400000;
  399. mmc->f_max = 52000000;
  400. mmc->b_max = 0;
  401. mmc_register(mmc);
  402. return 0;
  403. }