fpga.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * (C) Copyright 2008 Dmitry Rakhchev, EmCraft Systems, rda@emcraft.com
  3. *
  4. * Developed for DENX Software Engineering GmbH
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #ifdef CONFIG_POST
  26. /* This test performs testing of FPGA SCRATCH register,
  27. * gets FPGA version and run get_ram_size() on FPGA memory
  28. */
  29. #include <post.h>
  30. #include <asm/io.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #define FPGA_SCRATCH_REG 0xC4000050
  33. #define FPGA_VERSION_REG 0xC4000040
  34. #define FPGA_RAM_START 0xC4200000
  35. #define FPGA_RAM_END 0xC4203FFF
  36. #define FPGA_PWM_CTRL_REG 0xC4000020
  37. #define FPGA_PWM_TV_REG 0xC4000024
  38. /* Turn on backlight, set brightness */
  39. void fpga_backlight_enable(int pwm)
  40. {
  41. out_be16((void *)FPGA_PWM_CTRL_REG, 0x0701);
  42. out_be16((void *)FPGA_PWM_TV_REG, pwm);
  43. }
  44. #if CONFIG_POST & CFG_POST_BSPEC3
  45. static int one_scratch_test(uint value)
  46. {
  47. uint read_value;
  48. int ret = 0;
  49. out_be32((void *)FPGA_SCRATCH_REG, value);
  50. /* read other location (protect against data lines capacity) */
  51. ret = in_be16((void *)FPGA_VERSION_REG);
  52. /* verify test pattern */
  53. read_value = in_be32((void *)FPGA_SCRATCH_REG);
  54. if (read_value != value) {
  55. post_log("FPGA SCRATCH test failed write %08X, read %08X\n",
  56. value, read_value);
  57. ret = 1;
  58. }
  59. return ret;
  60. }
  61. /* Verify FPGA, get version & memory size */
  62. int fpga_post_test(int flags)
  63. {
  64. uint old_value;
  65. ushort version;
  66. uint read_value;
  67. int ret = 0;
  68. post_log("\n");
  69. old_value = in_be32((void *)FPGA_SCRATCH_REG);
  70. if (one_scratch_test(0x55555555))
  71. ret = 1;
  72. if (one_scratch_test(0xAAAAAAAA))
  73. ret = 1;
  74. out_be32((void *)FPGA_SCRATCH_REG, old_value);
  75. version = in_be16((void *)FPGA_VERSION_REG);
  76. post_log("FPGA : version %u.%u\n",
  77. (version >> 8) & 0xFF, version & 0xFF);
  78. read_value = get_ram_size((void *)CFG_FPGA_BASE_1, 0x4000);
  79. post_log("FPGA RAM size: %d bytes\n", read_value);
  80. return ret;
  81. }
  82. #endif /* CONFIG_POST & CFG_POST_BSPEC3 */
  83. #endif /* CONFIG_POST */