start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. #include <asm/arch/omap2420.h>
  33. .globl _start
  34. _start: b reset
  35. ldr pc, _undefined_instruction
  36. ldr pc, _software_interrupt
  37. ldr pc, _prefetch_abort
  38. ldr pc, _data_abort
  39. ldr pc, _not_used
  40. ldr pc, _irq
  41. ldr pc, _fiq
  42. _undefined_instruction: .word undefined_instruction
  43. _software_interrupt: .word software_interrupt
  44. _prefetch_abort: .word prefetch_abort
  45. _data_abort: .word data_abort
  46. _not_used: .word not_used
  47. _irq: .word irq
  48. _fiq: .word fiq
  49. _pad: .word 0x12345678 /* now 16*4=64 */
  50. .global _end_vect
  51. _end_vect:
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * setup Memory and board specific bits prior to relocation.
  60. * relocate armboot to ram
  61. * setup stack
  62. *
  63. *************************************************************************
  64. */
  65. _TEXT_BASE:
  66. .word TEXT_BASE
  67. .globl _armboot_start
  68. _armboot_start:
  69. .word _start
  70. /*
  71. * These are defined in the board-specific linker script.
  72. */
  73. .globl _bss_start
  74. _bss_start:
  75. .word __bss_start
  76. .globl _bss_end
  77. _bss_end:
  78. .word _end
  79. #ifdef CONFIG_USE_IRQ
  80. /* IRQ stack memory (calculated at run-time) */
  81. .globl IRQ_STACK_START
  82. IRQ_STACK_START:
  83. .word 0x0badc0de
  84. /* IRQ stack memory (calculated at run-time) */
  85. .globl FIQ_STACK_START
  86. FIQ_STACK_START:
  87. .word 0x0badc0de
  88. #endif
  89. /*
  90. * the actual reset code
  91. */
  92. reset:
  93. /*
  94. * set the cpu to SVC32 mode
  95. */
  96. mrs r0,cpsr
  97. bic r0,r0,#0x1f
  98. orr r0,r0,#0xd3
  99. msr cpsr,r0
  100. #ifdef CONFIG_OMAP2420H4
  101. /* Copy vectors to mask ROM indirect addr */
  102. adr r0, _start /* r0 <- current position of code */
  103. mov r2, #64 /* r2 <- size to copy */
  104. add r2, r0, r2 /* r2 <- source end address */
  105. mov r1, #SRAM_OFFSET0 /* build vect addr */
  106. mov r3, #SRAM_OFFSET1
  107. add r1, r1, r3
  108. mov r3, #SRAM_OFFSET2
  109. add r1, r1, r3
  110. next:
  111. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  112. stmia r1!, {r3-r10} /* copy to target address [r1] */
  113. cmp r0, r2 /* until source end address [r2] */
  114. bne next /* loop until equal */
  115. #ifdef CONFIG_PARTIAL_SRAM
  116. bl cpy_clk_code /* put dpll adjust code behind vectors */
  117. #endif
  118. #endif
  119. /* the mask ROM code should have PLL and others stable */
  120. bl cpu_init_crit
  121. relocate: /* relocate U-Boot to RAM */
  122. adr r0, _start /* r0 <- current position of code */
  123. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  124. cmp r0, r1 /* don't reloc during debug */
  125. beq stack_setup
  126. ldr r2, _armboot_start
  127. ldr r3, _bss_start
  128. sub r2, r3, r2 /* r2 <- size of armboot */
  129. add r2, r0, r2 /* r2 <- source end address */
  130. copy_loop:
  131. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  132. stmia r1!, {r3-r10} /* copy to target address [r1] */
  133. cmp r0, r2 /* until source end addreee [r2] */
  134. ble copy_loop
  135. /* Set up the stack */
  136. stack_setup:
  137. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  138. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  139. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  140. #ifdef CONFIG_USE_IRQ
  141. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  142. #endif
  143. sub sp, r0, #12 /* leave 3 words for abort-stack */
  144. clear_bss:
  145. ldr r0, _bss_start /* find start of bss segment */
  146. ldr r1, _bss_end /* stop here */
  147. mov r2, #0x00000000 /* clear */
  148. clbss_l:str r2, [r0] /* clear loop... */
  149. add r0, r0, #4
  150. cmp r0, r1
  151. bne clbss_l
  152. ldr pc, _start_armboot
  153. _start_armboot: .word start_armboot
  154. /*
  155. *************************************************************************
  156. *
  157. * CPU_init_critical registers
  158. *
  159. * setup important registers
  160. * setup memory timing
  161. *
  162. *************************************************************************
  163. */
  164. cpu_init_crit:
  165. /*
  166. * flush v4 I/D caches
  167. */
  168. mov r0, #0
  169. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  170. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  171. /*
  172. * disable MMU stuff and caches
  173. */
  174. mrc p15, 0, r0, c1, c0, 0
  175. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  176. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  177. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  178. #ifndef CONFIG_ICACHE_OFF
  179. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  180. #endif
  181. mcr p15, 0, r0, c1, c0, 0
  182. /*
  183. * Jump to board specific initialization... The Mask ROM will have already initialized
  184. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  185. */
  186. adr r0, _start /* r0 <- current position of code */
  187. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  188. cmp r0, r1 /* pass on info about skipping some init portions */
  189. moveq r0,#0x1 /* flag to skip prcm and sdrc setup */
  190. movne r0,#0x0
  191. mov ip, lr /* persevere link reg across call */
  192. bl platformsetup /* go setup pll,mux,memory */
  193. mov lr, ip /* restore link */
  194. mov pc, lr /* back to my caller */
  195. /*
  196. *************************************************************************
  197. *
  198. * Interrupt handling
  199. *
  200. *************************************************************************
  201. */
  202. @
  203. @ IRQ stack frame.
  204. @
  205. #define S_FRAME_SIZE 72
  206. #define S_OLD_R0 68
  207. #define S_PSR 64
  208. #define S_PC 60
  209. #define S_LR 56
  210. #define S_SP 52
  211. #define S_IP 48
  212. #define S_FP 44
  213. #define S_R10 40
  214. #define S_R9 36
  215. #define S_R8 32
  216. #define S_R7 28
  217. #define S_R6 24
  218. #define S_R5 20
  219. #define S_R4 16
  220. #define S_R3 12
  221. #define S_R2 8
  222. #define S_R1 4
  223. #define S_R0 0
  224. #define MODE_SVC 0x13
  225. #define I_BIT 0x80
  226. /*
  227. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  228. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  229. */
  230. .macro bad_save_user_regs
  231. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  232. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  233. ldr r2, _armboot_start
  234. sub r2, r2, #(CFG_MALLOC_LEN)
  235. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  236. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  237. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  238. add r5, sp, #S_SP
  239. mov r1, lr
  240. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  241. mov r0, sp @ save current stack into r0 (param register)
  242. .endm
  243. .macro irq_save_user_regs
  244. sub sp, sp, #S_FRAME_SIZE
  245. stmia sp, {r0 - r12} @ Calling r0-r12
  246. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  247. stmdb r8, {sp, lr}^ @ Calling SP, LR
  248. str lr, [r8, #0] @ Save calling PC
  249. mrs r6, spsr
  250. str r6, [r8, #4] @ Save CPSR
  251. str r0, [r8, #8] @ Save OLD_R0
  252. mov r0, sp
  253. .endm
  254. .macro irq_restore_user_regs
  255. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  256. mov r0, r0
  257. ldr lr, [sp, #S_PC] @ Get PC
  258. add sp, sp, #S_FRAME_SIZE
  259. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  260. .endm
  261. .macro get_bad_stack
  262. ldr r13, _armboot_start @ setup our mode stack (enter in banked mode)
  263. sub r13, r13, #(CFG_MALLOC_LEN) @ move past malloc pool
  264. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ move to reserved a couple spots for abort stack
  265. str lr, [r13] @ save caller lr in position 0 of saved stack
  266. mrs lr, spsr @ get the spsr
  267. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  268. mov r13, #MODE_SVC @ prepare SVC-Mode
  269. @ msr spsr_c, r13
  270. msr spsr, r13 @ switch modes, make sure moves will execute
  271. mov lr, pc @ capture return pc
  272. movs pc, lr @ jump to next instruction & switch modes.
  273. .endm
  274. .macro get_bad_stack_swi
  275. sub r13, r13, #4 @ space on current stack for scratch reg.
  276. str r0, [r13] @ save R0's value.
  277. ldr r0, _armboot_start @ get data regions start
  278. sub r0, r0, #(CFG_MALLOC_LEN) @ move past malloc pool
  279. sub r0, r0, #(CFG_GBL_DATA_SIZE+8) @ move past gbl and a couple spots for abort stack
  280. str lr, [r0] @ save caller lr in position 0 of saved stack
  281. mrs r0, spsr @ get the spsr
  282. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  283. ldr r0, [r13] @ restore r0
  284. add r13, r13, #4 @ pop stack entry
  285. .endm
  286. .macro get_irq_stack @ setup IRQ stack
  287. ldr sp, IRQ_STACK_START
  288. .endm
  289. .macro get_fiq_stack @ setup FIQ stack
  290. ldr sp, FIQ_STACK_START
  291. .endm
  292. /*
  293. * exception handlers
  294. */
  295. .align 5
  296. undefined_instruction:
  297. get_bad_stack
  298. bad_save_user_regs
  299. bl do_undefined_instruction
  300. .align 5
  301. software_interrupt:
  302. get_bad_stack_swi
  303. bad_save_user_regs
  304. bl do_software_interrupt
  305. .align 5
  306. prefetch_abort:
  307. get_bad_stack
  308. bad_save_user_regs
  309. bl do_prefetch_abort
  310. .align 5
  311. data_abort:
  312. get_bad_stack
  313. bad_save_user_regs
  314. bl do_data_abort
  315. .align 5
  316. not_used:
  317. get_bad_stack
  318. bad_save_user_regs
  319. bl do_not_used
  320. #ifdef CONFIG_USE_IRQ
  321. .align 5
  322. irq:
  323. get_irq_stack
  324. irq_save_user_regs
  325. bl do_irq
  326. irq_restore_user_regs
  327. .align 5
  328. fiq:
  329. get_fiq_stack
  330. /* someone ought to write a more effiction fiq_save_user_regs */
  331. irq_save_user_regs
  332. bl do_fiq
  333. irq_restore_user_regs
  334. #else
  335. .align 5
  336. irq:
  337. get_bad_stack
  338. bad_save_user_regs
  339. bl do_irq
  340. .align 5
  341. fiq:
  342. get_bad_stack
  343. bad_save_user_regs
  344. bl do_fiq
  345. #endif
  346. .align 5
  347. .global arm1136_cache_flush
  348. arm1136_cache_flush:
  349. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  350. mov pc, lr @ back to caller
  351. .align 5
  352. .globl reset_cpu
  353. reset_cpu:
  354. ldr r1, rstctl /* get addr for global reset reg */
  355. mov r3, #0x3 /* full reset pll+mpu */
  356. str r3, [r1] /* force reset */
  357. mov r0, r0
  358. _loop_forever:
  359. b _loop_forever
  360. rstctl:
  361. .word PM_RSTCTRL_WKUP