imx-regs.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * Copyright (C) 2009, DENX Software Engineering
  3. * Author: John Rigby <jcrigby@gmail.com
  4. *
  5. * Based on arch-mx31/mx31-regs.h
  6. * Copyright (C) 2009 Ilya Yanok,
  7. * Emcraft Systems <yanok@emcraft.com>
  8. * and arch-mx27/imx-regs.h
  9. * Copyright (C) 2007 Pengutronix,
  10. * Sascha Hauer <s.hauer@pengutronix.de>
  11. * Copyright (C) 2009 Ilya Yanok,
  12. * Emcraft Systems <yanok@emcraft.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #ifndef _IMX_REGS_H
  33. #define _IMX_REGS_H
  34. #ifndef __ASSEMBLY__
  35. #include <asm/types.h>
  36. #ifdef CONFIG_FEC_MXC
  37. extern void mx25_fec_init_pins(void);
  38. #endif
  39. /* Clock Control Module (CCM) registers */
  40. struct ccm_regs {
  41. u32 mpctl; /* Core PLL Control */
  42. u32 upctl; /* USB PLL Control */
  43. u32 cctl; /* Clock Control */
  44. u32 cgr0; /* Clock Gating Control 0 */
  45. u32 cgr1; /* Clock Gating Control 1 */
  46. u32 cgr2; /* Clock Gating Control 2 */
  47. u32 pcdr[4]; /* PER Clock Dividers */
  48. u32 rcsr; /* CCM Status */
  49. u32 crdr; /* CCM Reset and Debug */
  50. u32 dcvr0; /* DPTC Comparator Value 0 */
  51. u32 dcvr1; /* DPTC Comparator Value 1 */
  52. u32 dcvr2; /* DPTC Comparator Value 2 */
  53. u32 dcvr3; /* DPTC Comparator Value 3 */
  54. u32 ltr0; /* Load Tracking 0 */
  55. u32 ltr1; /* Load Tracking 1 */
  56. u32 ltr2; /* Load Tracking 2 */
  57. u32 ltr3; /* Load Tracking 3 */
  58. u32 ltbr0; /* Load Tracking Buffer 0 */
  59. u32 ltbr1; /* Load Tracking Buffer 1 */
  60. u32 pcmr0; /* Power Management Control 0 */
  61. u32 pcmr1; /* Power Management Control 1 */
  62. u32 pcmr2; /* Power Management Control 2 */
  63. u32 mcr; /* Miscellaneous Control */
  64. u32 lpimr0; /* Low Power Interrupt Mask 0 */
  65. u32 lpimr1; /* Low Power Interrupt Mask 1 */
  66. };
  67. /* Enhanced SDRAM Controller (ESDRAMC) registers */
  68. struct esdramc_regs {
  69. u32 ctl0; /* control 0 */
  70. u32 cfg0; /* configuration 0 */
  71. u32 ctl1; /* control 1 */
  72. u32 cfg1; /* configuration 1 */
  73. u32 misc; /* miscellaneous */
  74. u32 pad[3];
  75. u32 cdly1; /* Delay Line 1 configuration debug */
  76. u32 cdly2; /* delay line 2 configuration debug */
  77. u32 cdly3; /* delay line 3 configuration debug */
  78. u32 cdly4; /* delay line 4 configuration debug */
  79. u32 cdly5; /* delay line 5 configuration debug */
  80. u32 cdlyl; /* delay line cycle length debug */
  81. };
  82. /* General Purpose Timer (GPT) registers */
  83. struct gpt_regs {
  84. u32 ctrl; /* control */
  85. u32 pre; /* prescaler */
  86. u32 stat; /* status */
  87. u32 intr; /* interrupt */
  88. u32 cmp[3]; /* output compare 1-3 */
  89. u32 capt[2]; /* input capture 1-2 */
  90. u32 counter; /* counter */
  91. };
  92. /* Watchdog Timer (WDOG) registers */
  93. struct wdog_regs {
  94. u16 wcr; /* Control */
  95. u16 wsr; /* Service */
  96. u16 wrsr; /* Reset Status */
  97. u16 wicr; /* Interrupt Control */
  98. u16 wmcr; /* Misc Control */
  99. };
  100. /* IIM control registers */
  101. struct iim_regs {
  102. u32 iim_stat;
  103. u32 iim_statm;
  104. u32 iim_err;
  105. u32 iim_emask;
  106. u32 iim_fctl;
  107. u32 iim_ua;
  108. u32 iim_la;
  109. u32 iim_sdat;
  110. u32 iim_prev;
  111. u32 iim_srev;
  112. u32 iim_prog_p;
  113. u32 res1[0x1f5];
  114. struct fuse_bank {
  115. u32 fuse_regs[0x20];
  116. u32 fuse_rsvd[0xe0];
  117. } bank[3];
  118. };
  119. struct fuse_bank0_regs {
  120. u32 fuse0_25[0x1a];
  121. u32 mac_addr[6];
  122. };
  123. /* Multi-Layer AHB Crossbar Switch (MAX) registers */
  124. struct max_regs {
  125. u32 mpr0;
  126. u32 pad00[3];
  127. u32 sgpcr0;
  128. u32 pad01[59];
  129. u32 mpr1;
  130. u32 pad02[3];
  131. u32 sgpcr1;
  132. u32 pad03[59];
  133. u32 mpr2;
  134. u32 pad04[3];
  135. u32 sgpcr2;
  136. u32 pad05[59];
  137. u32 mpr3;
  138. u32 pad06[3];
  139. u32 sgpcr3;
  140. u32 pad07[59];
  141. u32 mpr4;
  142. u32 pad08[3];
  143. u32 sgpcr4;
  144. u32 pad09[251];
  145. u32 mgpcr0;
  146. u32 pad10[63];
  147. u32 mgpcr1;
  148. u32 pad11[63];
  149. u32 mgpcr2;
  150. u32 pad12[63];
  151. u32 mgpcr3;
  152. u32 pad13[63];
  153. u32 mgpcr4;
  154. };
  155. /* AHB <-> IP-Bus Interface (AIPS) */
  156. struct aips_regs {
  157. u32 mpr_0_7;
  158. u32 mpr_8_15;
  159. };
  160. #endif
  161. #define ARCH_MXC
  162. /* AIPS 1 */
  163. #define IMX_AIPS1_BASE (0x43F00000)
  164. #define IMX_MAX_BASE (0x43F04000)
  165. #define IMX_CLKCTL_BASE (0x43F08000)
  166. #define IMX_ETB_SLOT4_BASE (0x43F0C000)
  167. #define IMX_ETB_SLOT5_BASE (0x43F10000)
  168. #define IMX_ECT_CTIO_BASE (0x43F18000)
  169. #define IMX_I2C_BASE (0x43F80000)
  170. #define IMX_I2C3_BASE (0x43F84000)
  171. #define IMX_CAN1_BASE (0x43F88000)
  172. #define IMX_CAN2_BASE (0x43F8C000)
  173. #define UART1_BASE (0x43F90000)
  174. #define UART2_BASE (0x43F94000)
  175. #define IMX_I2C2_BASE (0x43F98000)
  176. #define IMX_OWIRE_BASE (0x43F9C000)
  177. #define IMX_CSPI1_BASE (0x43FA4000)
  178. #define IMX_KPP_BASE (0x43FA8000)
  179. #define IMX_IOPADMUX_BASE (0x43FAC000)
  180. #define IMX_IOPADCTL_BASE (0x43FAC22C)
  181. #define IMX_IOPADGRPCTL_BASE (0x43FAC418)
  182. #define IMX_IOPADINPUTSEL_BASE (0x43FAC460)
  183. #define IMX_AUDMUX_BASE (0x43FB0000)
  184. #define IMX_ECT_IP1_BASE (0x43FB8000)
  185. #define IMX_ECT_IP2_BASE (0x43FBC000)
  186. /* SPBA */
  187. #define IMX_SPBA_BASE (0x50000000)
  188. #define IMX_CSPI3_BASE (0x50004000)
  189. #define UART4_BASE (0x50008000)
  190. #define UART3_BASE (0x5000C000)
  191. #define IMX_CSPI2_BASE (0x50010000)
  192. #define IMX_SSI2_BASE (0x50014000)
  193. #define IMX_ESAI_BASE (0x50018000)
  194. #define IMX_ATA_DMA_BASE (0x50020000)
  195. #define IMX_SIM1_BASE (0x50024000)
  196. #define IMX_SIM2_BASE (0x50028000)
  197. #define UART5_BASE (0x5002C000)
  198. #define IMX_TSC_BASE (0x50030000)
  199. #define IMX_SSI1_BASE (0x50034000)
  200. #define IMX_FEC_BASE (0x50038000)
  201. #define IMX_SPBA_CTRL_BASE (0x5003C000)
  202. /* AIPS 2 */
  203. #define IMX_AIPS2_BASE (0x53F00000)
  204. #define IMX_CCM_BASE (0x53F80000)
  205. #define IMX_GPT4_BASE (0x53F84000)
  206. #define IMX_GPT3_BASE (0x53F88000)
  207. #define IMX_GPT2_BASE (0x53F8C000)
  208. #define IMX_GPT1_BASE (0x53F90000)
  209. #define IMX_EPIT1_BASE (0x53F94000)
  210. #define IMX_EPIT2_BASE (0x53F98000)
  211. #define IMX_GPIO4_BASE (0x53F9C000)
  212. #define IMX_PWM2_BASE (0x53FA0000)
  213. #define IMX_GPIO3_BASE (0x53FA4000)
  214. #define IMX_PWM3_BASE (0x53FA8000)
  215. #define IMX_SCC_BASE (0x53FAC000)
  216. #define IMX_SCM_BASE (0x53FAE000)
  217. #define IMX_SMN_BASE (0x53FAF000)
  218. #define IMX_RNGD_BASE (0x53FB0000)
  219. #define IMX_MMC_SDHC1_BASE (0x53FB4000)
  220. #define IMX_MMC_SDHC2_BASE (0x53FB8000)
  221. #define IMX_LCDC_BASE (0x53FBC000)
  222. #define IMX_SLCDC_BASE (0x53FC0000)
  223. #define IMX_PWM4_BASE (0x53FC8000)
  224. #define IMX_GPIO1_BASE (0x53FCC000)
  225. #define IMX_GPIO2_BASE (0x53FD0000)
  226. #define IMX_SDMA_BASE (0x53FD4000)
  227. #define IMX_WDT_BASE (0x53FDC000)
  228. #define IMX_PWM1_BASE (0x53FE0000)
  229. #define IMX_RTIC_BASE (0x53FEC000)
  230. #define IMX_IIM_BASE (0x53FF0000)
  231. #define IMX_USB_BASE (0x53FF4000)
  232. #define IMX_CSI_BASE (0x53FF8000)
  233. #define IMX_DRYICE_BASE (0x53FFC000)
  234. #define IMX_ARM926_ROMPATCH (0x60000000)
  235. #define IMX_ARM926_ASIC (0x68000000)
  236. /* 128K Internal Static RAM */
  237. #define IMX_RAM_BASE (0x78000000)
  238. /* SDRAM BANKS */
  239. #define IMX_SDRAM_BANK0_BASE (0x80000000)
  240. #define IMX_SDRAM_BANK1_BASE (0x90000000)
  241. #define IMX_WEIM_CS0 (0xA0000000)
  242. #define IMX_WEIM_CS1 (0xA8000000)
  243. #define IMX_WEIM_CS2 (0xB0000000)
  244. #define IMX_WEIM_CS3 (0xB2000000)
  245. #define IMX_WEIM_CS4 (0xB4000000)
  246. #define IMX_ESDRAMC_BASE (0xB8001000)
  247. #define IMX_WEIM_CTRL_BASE (0xB8002000)
  248. #define IMX_M3IF_CTRL_BASE (0xB8003000)
  249. #define IMX_EMI_CTRL_BASE (0xB8004000)
  250. /* NAND Flash Controller */
  251. #define IMX_NFC_BASE (0xBB000000)
  252. #define NFC_BASE_ADDR IMX_NFC_BASE
  253. /* CCM bitfields */
  254. #define CCM_PLL_MFI_SHIFT 10
  255. #define CCM_PLL_MFI_MASK 0xf
  256. #define CCM_PLL_MFN_SHIFT 0
  257. #define CCM_PLL_MFN_MASK 0x3ff
  258. #define CCM_PLL_MFD_SHIFT 16
  259. #define CCM_PLL_MFD_MASK 0x3ff
  260. #define CCM_PLL_PD_SHIFT 26
  261. #define CCM_PLL_PD_MASK 0xf
  262. #define CCM_CCTL_ARM_DIV_SHIFT 30
  263. #define CCM_CCTL_ARM_DIV_MASK 3
  264. #define CCM_CCTL_AHB_DIV_SHIFT 28
  265. #define CCM_CCTL_AHB_DIV_MASK 3
  266. #define CCM_CCTL_ARM_SRC (1 << 14)
  267. #define CCM_CGR1_GPT1 (1 << 19)
  268. #define CCM_PERCLK_REG(clk) (clk / 4)
  269. #define CCM_PERCLK_SHIFT(clk) (8 * (clk % 4))
  270. #define CCM_PERCLK_MASK 0x3f
  271. #define CCM_RCSR_NF_16BIT_SEL (1 << 14)
  272. #define CCM_RCSR_NF_PS(v) ((v >> 26) & 3)
  273. /* ESDRAM Controller register bitfields */
  274. #define ESDCTL_PRCT(x) (((x) & 0x3f) << 0)
  275. #define ESDCTL_BL (1 << 7)
  276. #define ESDCTL_FP (1 << 8)
  277. #define ESDCTL_PWDT(x) (((x) & 3) << 10)
  278. #define ESDCTL_SREFR(x) (((x) & 7) << 13)
  279. #define ESDCTL_DSIZ_16_UPPER (0 << 16)
  280. #define ESDCTL_DSIZ_16_LOWER (1 << 16)
  281. #define ESDCTL_DSIZ_32 (2 << 16)
  282. #define ESDCTL_COL8 (0 << 20)
  283. #define ESDCTL_COL9 (1 << 20)
  284. #define ESDCTL_COL10 (2 << 20)
  285. #define ESDCTL_ROW11 (0 << 24)
  286. #define ESDCTL_ROW12 (1 << 24)
  287. #define ESDCTL_ROW13 (2 << 24)
  288. #define ESDCTL_ROW14 (3 << 24)
  289. #define ESDCTL_ROW15 (4 << 24)
  290. #define ESDCTL_SP (1 << 27)
  291. #define ESDCTL_SMODE_NORMAL (0 << 28)
  292. #define ESDCTL_SMODE_PRECHARGE (1 << 28)
  293. #define ESDCTL_SMODE_AUTO_REF (2 << 28)
  294. #define ESDCTL_SMODE_LOAD_MODE (3 << 28)
  295. #define ESDCTL_SMODE_MAN_REF (4 << 28)
  296. #define ESDCTL_SDE (1 << 31)
  297. #define ESDCFG_TRC(x) (((x) & 0xf) << 0)
  298. #define ESDCFG_TRCD(x) (((x) & 0x7) << 4)
  299. #define ESDCFG_TCAS(x) (((x) & 0x3) << 8)
  300. #define ESDCFG_TRRD(x) (((x) & 0x3) << 10)
  301. #define ESDCFG_TRAS(x) (((x) & 0x7) << 12)
  302. #define ESDCFG_TWR (1 << 15)
  303. #define ESDCFG_TMRD(x) (((x) & 0x3) << 16)
  304. #define ESDCFG_TRP(x) (((x) & 0x3) << 18)
  305. #define ESDCFG_TWTR (1 << 20)
  306. #define ESDCFG_TXP(x) (((x) & 0x3) << 21)
  307. #define ESDMISC_RST (1 << 1)
  308. #define ESDMISC_MDDREN (1 << 2)
  309. #define ESDMISC_MDDR_DL_RST (1 << 3)
  310. #define ESDMISC_MDDR_MDIS (1 << 4)
  311. #define ESDMISC_LHD (1 << 5)
  312. #define ESDMISC_MA10_SHARE (1 << 6)
  313. #define ESDMISC_SDRAM_RDY (1 << 31)
  314. /* GPT bits */
  315. #define GPT_CTRL_SWR (1 << 15) /* Software reset */
  316. #define GPT_CTRL_FRR (1 << 9) /* Freerun / restart */
  317. #define GPT_CTRL_CLKSOURCE_32 (4 << 6) /* Clock source */
  318. #define GPT_CTRL_TEN 1 /* Timer enable */
  319. /* WDOG enable */
  320. #define WCR_WDE 0x04
  321. #define WSR_UNLOCK1 0x5555
  322. #define WSR_UNLOCK2 0xAAAA
  323. /* Names used in GPIO driver */
  324. #define GPIO1_BASE_ADDR IMX_GPIO1_BASE
  325. #define GPIO2_BASE_ADDR IMX_GPIO2_BASE
  326. #define GPIO3_BASE_ADDR IMX_GPIO3_BASE
  327. #define GPIO4_BASE_ADDR IMX_GPIO4_BASE
  328. #define CHIP_REV_1_0 0x10
  329. #define CHIP_REV_1_1 0x11
  330. #endif /* _IMX_REGS_H */