ddr_defs.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. /*
  2. * ddr_defs.h
  3. *
  4. * ddr specific header
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef _DDR_DEFS_H
  19. #define _DDR_DEFS_H
  20. #include <asm/arch/hardware.h>
  21. #include <asm/emif.h>
  22. /* AM335X EMIF Register values */
  23. #define VTP_CTRL_READY (0x1 << 5)
  24. #define VTP_CTRL_ENABLE (0x1 << 6)
  25. #define VTP_CTRL_START_EN (0x1)
  26. #define PHY_DLL_LOCK_DIFF 0x0
  27. #define DDR_CKE_CTRL_NORMAL 0x1
  28. #define DDR2_EMIF_READ_LATENCY 0x100005 /* Enable Dynamic Power Down */
  29. #define DDR2_EMIF_TIM1 0x0666B3C9
  30. #define DDR2_EMIF_TIM2 0x243631CA
  31. #define DDR2_EMIF_TIM3 0x0000033F
  32. #define DDR2_EMIF_SDCFG 0x41805332
  33. #define DDR2_EMIF_SDREF 0x0000081a
  34. #define DDR2_DLL_LOCK_DIFF 0x0
  35. #define DDR2_RATIO 0x80
  36. #define DDR2_INVERT_CLKOUT 0x00
  37. #define DDR2_RD_DQS 0x12
  38. #define DDR2_WR_DQS 0x00
  39. #define DDR2_PHY_WRLVL 0x00
  40. #define DDR2_PHY_GATELVL 0x00
  41. #define DDR2_PHY_WR_DATA 0x40
  42. #define DDR2_PHY_FIFO_WE 0x80
  43. #define DDR2_PHY_RANK0_DELAY 0x1
  44. #define DDR2_IOCTRL_VALUE 0x18B
  45. /* Micron MT41J128M16JT-125 */
  46. #define DDR3_EMIF_READ_LATENCY 0x06
  47. #define DDR3_EMIF_TIM1 0x0888A39B
  48. #define DDR3_EMIF_TIM2 0x26337FDA
  49. #define DDR3_EMIF_TIM3 0x501F830F
  50. #define DDR3_EMIF_SDCFG 0x61C04AB2
  51. #define DDR3_EMIF_SDREF 0x0000093B
  52. #define DDR3_ZQ_CFG 0x50074BE4
  53. #define DDR3_DLL_LOCK_DIFF 0x1
  54. #define DDR3_RATIO 0x40
  55. #define DDR3_INVERT_CLKOUT 0x1
  56. #define DDR3_RD_DQS 0x3B
  57. #define DDR3_WR_DQS 0x85
  58. #define DDR3_PHY_WR_DATA 0xC1
  59. #define DDR3_PHY_FIFO_WE 0x100
  60. #define DDR3_IOCTRL_VALUE 0x18B
  61. /**
  62. * Configure SDRAM
  63. */
  64. void config_sdram(const struct emif_regs *regs);
  65. /**
  66. * Set SDRAM timings
  67. */
  68. void set_sdram_timings(const struct emif_regs *regs);
  69. /**
  70. * Configure DDR PHY
  71. */
  72. void config_ddr_phy(const struct emif_regs *regs);
  73. /**
  74. * This structure represents the DDR registers on AM33XX devices.
  75. * We make use of DDR_PHY_BASE_ADDR2 to address the DATA1 registers that
  76. * correspond to DATA1 registers defined here.
  77. */
  78. struct ddr_regs {
  79. unsigned int resv0[7];
  80. unsigned int cm0csratio; /* offset 0x01C */
  81. unsigned int resv1[2];
  82. unsigned int cm0dldiff; /* offset 0x028 */
  83. unsigned int cm0iclkout; /* offset 0x02C */
  84. unsigned int resv2[8];
  85. unsigned int cm1csratio; /* offset 0x050 */
  86. unsigned int resv3[2];
  87. unsigned int cm1dldiff; /* offset 0x05C */
  88. unsigned int cm1iclkout; /* offset 0x060 */
  89. unsigned int resv4[8];
  90. unsigned int cm2csratio; /* offset 0x084 */
  91. unsigned int resv5[2];
  92. unsigned int cm2dldiff; /* offset 0x090 */
  93. unsigned int cm2iclkout; /* offset 0x094 */
  94. unsigned int resv6[12];
  95. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  96. unsigned int resv7[4];
  97. unsigned int dt0wdsratio0; /* offset 0x0DC */
  98. unsigned int resv8[4];
  99. unsigned int dt0wiratio0; /* offset 0x0F0 */
  100. unsigned int resv9;
  101. unsigned int dt0wimode0; /* offset 0x0F8 */
  102. unsigned int dt0giratio0; /* offset 0x0FC */
  103. unsigned int resv10;
  104. unsigned int dt0gimode0; /* offset 0x104 */
  105. unsigned int dt0fwsratio0; /* offset 0x108 */
  106. unsigned int resv11[4];
  107. unsigned int dt0dqoffset; /* offset 0x11C */
  108. unsigned int dt0wrsratio0; /* offset 0x120 */
  109. unsigned int resv12[4];
  110. unsigned int dt0rdelays0; /* offset 0x134 */
  111. unsigned int dt0dldiff0; /* offset 0x138 */
  112. };
  113. /**
  114. * Encapsulates DDR CMD control registers.
  115. */
  116. struct cmd_control {
  117. unsigned long cmd0csratio;
  118. unsigned long cmd0csforce;
  119. unsigned long cmd0csdelay;
  120. unsigned long cmd0dldiff;
  121. unsigned long cmd0iclkout;
  122. unsigned long cmd1csratio;
  123. unsigned long cmd1csforce;
  124. unsigned long cmd1csdelay;
  125. unsigned long cmd1dldiff;
  126. unsigned long cmd1iclkout;
  127. unsigned long cmd2csratio;
  128. unsigned long cmd2csforce;
  129. unsigned long cmd2csdelay;
  130. unsigned long cmd2dldiff;
  131. unsigned long cmd2iclkout;
  132. };
  133. /**
  134. * Encapsulates DDR DATA registers.
  135. */
  136. struct ddr_data {
  137. unsigned long datardsratio0;
  138. unsigned long datawdsratio0;
  139. unsigned long datawiratio0;
  140. unsigned long datagiratio0;
  141. unsigned long datafwsratio0;
  142. unsigned long datawrsratio0;
  143. unsigned long datauserank0delay;
  144. unsigned long datadldiff0;
  145. };
  146. /**
  147. * Configure DDR CMD control registers
  148. */
  149. void config_cmd_ctrl(const struct cmd_control *cmd);
  150. /**
  151. * Configure DDR DATA registers
  152. */
  153. void config_ddr_data(int data_macrono, const struct ddr_data *data);
  154. /**
  155. * This structure represents the DDR io control on AM33XX devices.
  156. */
  157. struct ddr_cmdtctrl {
  158. unsigned int resv1[1];
  159. unsigned int cm0ioctl;
  160. unsigned int cm1ioctl;
  161. unsigned int cm2ioctl;
  162. unsigned int resv2[12];
  163. unsigned int dt0ioctl;
  164. unsigned int dt1ioctl;
  165. };
  166. /**
  167. * Configure DDR io control registers
  168. */
  169. void config_io_ctrl(unsigned long val);
  170. struct ddr_ctrl {
  171. unsigned int ddrioctrl;
  172. unsigned int resv1[325];
  173. unsigned int ddrckectrl;
  174. };
  175. void config_ddr(short ddr_type);
  176. #endif /* _DDR_DEFS_H */