mpc5121ads.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630
  1. /*
  2. * (C) Copyright 2007-2009 DENX Software Engineering
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * MPC5121ADS board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #define CONFIG_MPC5121ADS 1
  28. /*
  29. * Memory map for the MPC5121ADS board:
  30. *
  31. * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
  32. * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
  33. * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
  34. * 0x8200_0000 - 0x8200_001F CPLD (32 B)
  35. * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
  36. * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
  37. * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
  38. * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
  39. */
  40. /*
  41. * High Level Configuration Options
  42. */
  43. #define CONFIG_E300 1 /* E300 Family */
  44. #define CONFIG_MPC512X 1 /* MPC512X family */
  45. #define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
  46. #undef CONFIG_FSL_DIU_LOGO_BMP /* Don't include FSL DIU binary bmp */
  47. /* video */
  48. #undef CONFIG_VIDEO
  49. #if defined(CONFIG_VIDEO)
  50. #define CONFIG_CFB_CONSOLE
  51. #define CONFIG_VGA_AS_SINGLE_DEVICE
  52. #endif
  53. /* CONFIG_PCI is defined at config time */
  54. #ifdef CONFIG_MPC5121ADS_REV2
  55. #define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
  56. #else
  57. #define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
  58. #define CONFIG_PCI
  59. #endif
  60. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
  61. #define CONFIG_MISC_INIT_R
  62. #define CONFIG_SYS_IMMR 0x80000000
  63. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR+0x2100)
  64. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  65. #define CONFIG_SYS_MEMTEST_END 0x00400000
  66. /*
  67. * DDR Setup - manually set all parameters as there's no SPD etc.
  68. */
  69. #ifdef CONFIG_MPC5121ADS_REV2
  70. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  71. #else
  72. #define CONFIG_SYS_DDR_SIZE 512 /* MB */
  73. #endif
  74. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  75. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  76. #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
  77. #define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036
  78. /* DDR Controller Configuration
  79. *
  80. * SYS_CFG:
  81. * [31:31] MDDRC Soft Reset: Diabled
  82. * [30:30] DRAM CKE pin: Enabled
  83. * [29:29] DRAM CLK: Enabled
  84. * [28:28] Command Mode: Enabled (For initialization only)
  85. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  86. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  87. * [20:19] Read Test: DON'T USE
  88. * [18:18] Self Refresh: Enabled
  89. * [17:17] 16bit Mode: Disabled
  90. * [16:13] Ready Delay: 2
  91. * [12:12] Half DQS Delay: Disabled
  92. * [11:11] Quarter DQS Delay: Disabled
  93. * [10:08] Write Delay: 2
  94. * [07:07] Early ODT: Disabled
  95. * [06:06] On DIE Termination: Disabled
  96. * [05:05] FIFO Overflow Clear: DON'T USE here
  97. * [04:04] FIFO Underflow Clear: DON'T USE here
  98. * [03:03] FIFO Overflow Pending: DON'T USE here
  99. * [02:02] FIFO Underlfow Pending: DON'T USE here
  100. * [01:01] FIFO Overlfow Enabled: Enabled
  101. * [00:00] FIFO Underflow Enabled: Enabled
  102. * TIME_CFG0
  103. * [31:16] DRAM Refresh Time: 0 CSB clocks
  104. * [15:8] DRAM Command Time: 0 CSB clocks
  105. * [07:00] DRAM Precharge Time: 0 CSB clocks
  106. * TIME_CFG1
  107. * [31:26] DRAM tRFC:
  108. * [25:21] DRAM tWR1:
  109. * [20:17] DRAM tWRT1:
  110. * [16:11] DRAM tDRR:
  111. * [10:05] DRAM tRC:
  112. * [04:00] DRAM tRAS:
  113. * TIME_CFG2
  114. * [31:28] DRAM tRCD:
  115. * [27:23] DRAM tFAW:
  116. * [22:19] DRAM tRTW1:
  117. * [18:15] DRAM tCCD:
  118. * [14:10] DRAM tRTP:
  119. * [09:05] DRAM tRP:
  120. * [04:00] DRAM tRPA
  121. */
  122. #ifdef CONFIG_MPC5121ADS_REV2
  123. #define CONFIG_SYS_MDDRC_SYS_CFG 0xE8604A00
  124. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
  125. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
  126. #else
  127. #define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A00
  128. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
  129. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
  130. #endif
  131. #define CONFIG_SYS_MDDRC_TIME_CFG0 0x06183D2E
  132. #define CONFIG_SYS_MDDRC_SYS_CFG_ELPIDA 0xEA802B00
  133. #define CONFIG_SYS_MDDRC_TIME_CFG1_ELPIDA 0x690e1189
  134. #define CONFIG_SYS_MDDRC_TIME_CFG2_ELPIDA 0x35310864
  135. #define CONFIG_SYS_DDRCMD_NOP 0x01380000
  136. #define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
  137. #define CONFIG_SYS_DDRCMD_EM2 0x01020000
  138. #define CONFIG_SYS_DDRCMD_EM3 0x01030000
  139. #define CONFIG_SYS_DDRCMD_EN_DLL 0x01010000
  140. #define CONFIG_SYS_DDRCMD_RFSH 0x01080000
  141. #define DDRCMD_EMR_OCD(pr, ohm) ( \
  142. (1 << 24) | /* MDDRC Command Request */ \
  143. (1 << 16) | /* MODE Reg BA[2:0] */ \
  144. (0 << 12) | /* Outputs 0=Enabled */ \
  145. (0 << 11) | /* RDQS */ \
  146. (1 << 10) | /* DQS# */ \
  147. (pr << 7) | /* OCD prog 7=deflt,0=exit */ \
  148. /* ODT Rtt[1:0] 0=0,1=75,2=150,3=50 */ \
  149. ((ohm & 0x2) << 5)| /* Rtt1 */ \
  150. (0 << 3) | /* additive posted CAS# */ \
  151. ((ohm & 0x1) << 2)| /* Rtt0 */ \
  152. (0 << 0) | /* Output Drive Strength */ \
  153. (0 << 0)) /* DLL Enable 0=Normal */
  154. #define CONFIG_SYS_DDRCMD_OCD_DEFAULT DDRCMD_EMR_OCD(7, 0)
  155. #define CONFIG_SYS_ELPIDA_OCD_EXIT DDRCMD_EMR_OCD(0, 0)
  156. #define DDRCMD_MODE_REG(cas, wr) ( \
  157. (1 << 24) | /* MDDRC Command Request */ \
  158. (0 << 16) | /* MODE Reg BA[2:0] */ \
  159. ((wr-1) << 9)| /* Write Recovery */ \
  160. (cas << 4) | /* CAS */ \
  161. (0 << 3) | /* Burst Type:0=Sequential,1=Interleaved */ \
  162. (2 << 0)) /* 4 or 8 Burst Length:0x2=4 0x3=8 */
  163. #define CONFIG_SYS_MICRON_INIT_DEV_OP DDRCMD_MODE_REG(3, 3)
  164. #define CONFIG_SYS_ELPIDA_INIT_DEV_OP DDRCMD_MODE_REG(4, 4)
  165. #define CONFIG_SYS_ELPIDA_RES_DLL (DDRCMD_MODE_REG(4, 4) | (1 << 8))
  166. /* DDR Priority Manager Configuration */
  167. #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
  168. #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
  169. #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
  170. #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
  171. #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
  172. #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
  173. #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
  174. #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
  175. #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
  176. #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
  177. #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
  178. #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
  179. #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
  180. #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
  181. #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
  182. #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
  183. #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
  184. #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
  185. #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
  186. #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
  187. #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
  188. #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
  189. #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
  190. /*
  191. * NOR FLASH on the Local Bus
  192. */
  193. #undef CONFIG_BKUP_FLASH
  194. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  195. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  196. #ifdef CONFIG_BKUP_FLASH
  197. #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
  198. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
  199. #else
  200. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
  201. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
  202. #endif
  203. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  204. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  205. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  206. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  207. #undef CONFIG_SYS_FLASH_CHECKSUM
  208. /*
  209. * NAND FLASH
  210. * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
  211. */
  212. #define CONFIG_CMD_NAND /* enable NAND support */
  213. #define CONFIG_JFFS2_NAND /* with JFFS2 on it */
  214. #define CONFIG_NAND_MPC5121_NFC
  215. #define CONFIG_SYS_NAND_BASE 0x40000000
  216. #define CONFIG_SYS_MAX_NAND_DEVICE 2
  217. #define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
  218. #define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
  219. /*
  220. * Configuration parameters for MPC5121 NAND driver
  221. */
  222. #define CONFIG_FSL_NFC_WIDTH 1
  223. #define CONFIG_FSL_NFC_WRITE_SIZE 2048
  224. #define CONFIG_FSL_NFC_SPARE_SIZE 64
  225. #define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
  226. /*
  227. * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
  228. * window is 64KB
  229. */
  230. #define CONFIG_SYS_CPLD_BASE 0x82000000
  231. #define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
  232. #define CONFIG_SYS_SRAM_BASE 0x30000000
  233. #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
  234. #define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
  235. #define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
  236. #define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
  237. /* Use SRAM for initial stack */
  238. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
  239. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_SRAM_SIZE /* End of used area in RAM */
  240. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  241. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  242. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  243. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* Start of monitor */
  244. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  245. #ifdef CONFIG_FSL_DIU_FB
  246. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
  247. #else
  248. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  249. #endif
  250. /*
  251. * Serial Port
  252. */
  253. #define CONFIG_CONS_INDEX 1
  254. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  255. /*
  256. * Serial console configuration
  257. */
  258. #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
  259. #if CONFIG_PSC_CONSOLE != 3
  260. #error CONFIG_PSC_CONSOLE must be 3
  261. #endif
  262. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  263. #define CONFIG_SYS_BAUDRATE_TABLE \
  264. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  265. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
  266. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
  267. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
  268. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
  269. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  270. /* Use the HUSH parser */
  271. #define CONFIG_SYS_HUSH_PARSER
  272. #ifdef CONFIG_SYS_HUSH_PARSER
  273. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  274. #endif
  275. /*
  276. * PCI
  277. */
  278. #ifdef CONFIG_PCI
  279. /*
  280. * General PCI
  281. */
  282. #define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
  283. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  284. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  285. #define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
  286. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  287. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  288. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  289. #define CONFIG_SYS_PCI_IO_PHYS 0x84000000
  290. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
  291. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  292. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  293. #endif
  294. /* I2C */
  295. #define CONFIG_HARD_I2C /* I2C with hardware support */
  296. #undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */
  297. #define CONFIG_I2C_MULTI_BUS
  298. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  299. #define CONFIG_SYS_I2C_SLAVE 0x7F
  300. #if 0
  301. #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  302. #endif
  303. /*
  304. * IIM - IC Identification Module
  305. */
  306. #undef CONFIG_IIM
  307. /*
  308. * EEPROM configuration
  309. */
  310. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
  311. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
  312. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
  313. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
  314. /*
  315. * Ethernet configuration
  316. */
  317. #define CONFIG_MPC512x_FEC 1
  318. #define CONFIG_NET_MULTI
  319. #define CONFIG_PHY_ADDR 0x1
  320. #define CONFIG_MII 1 /* MII PHY management */
  321. #define CONFIG_FEC_AN_TIMEOUT 1
  322. #define CONFIG_HAS_ETH0
  323. /*
  324. * Configure on-board RTC
  325. */
  326. #define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
  327. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  328. /*
  329. * Environment
  330. */
  331. #define CONFIG_ENV_IS_IN_FLASH 1
  332. /* This has to be a multiple of the Flash sector size */
  333. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  334. #define CONFIG_ENV_SIZE 0x2000
  335. #ifdef CONFIG_BKUP_FLASH
  336. #define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
  337. #else
  338. #define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
  339. #endif
  340. /* Address and size of Redundant Environment Sector */
  341. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  342. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  343. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  344. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  345. #include <config_cmd_default.h>
  346. #define CONFIG_CMD_ASKENV
  347. #define CONFIG_CMD_DATE
  348. #define CONFIG_CMD_DHCP
  349. #define CONFIG_CMD_EEPROM
  350. #define CONFIG_CMD_EXT2
  351. #define CONFIG_CMD_I2C
  352. #define CONFIG_CMD_IDE
  353. #define CONFIG_CMD_JFFS2
  354. #define CONFIG_CMD_MII
  355. #define CONFIG_CMD_NFS
  356. #define CONFIG_CMD_PING
  357. #define CONFIG_CMD_REGINFO
  358. #undef CONFIG_CMD_FUSE
  359. #if defined(CONFIG_PCI)
  360. #define CONFIG_CMD_PCI
  361. #endif
  362. /*
  363. * Dynamic MTD partition support
  364. */
  365. #define CONFIG_CMD_MTDPARTS
  366. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  367. #define CONFIG_FLASH_CFI_MTD
  368. #define MTDIDS_DEFAULT "nor0=fc000000.flash,nand0=mpc5121.nand"
  369. /*
  370. * NOR flash layout:
  371. *
  372. * FC000000 - FEABFFFF 42.75 MiB User Data
  373. * FEAC0000 - FFABFFFF 16 MiB Root File System
  374. * FFAC0000 - FFEBFFFF 4 MiB Linux Kernel
  375. * FFEC0000 - FFEFFFFF 256 KiB Device Tree
  376. * FFF00000 - FFFFFFFF 1 MiB U-Boot (up to 512 KiB) and 2 x * env
  377. *
  378. * NAND flash layout: one big partition
  379. */
  380. #define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:43776k(user)," \
  381. "16m(rootfs)," \
  382. "4m(kernel)," \
  383. "256k(dtb)," \
  384. "1m(u-boot);" \
  385. "mpc5121.nand:-(data)"
  386. #if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2)
  387. #define CONFIG_DOS_PARTITION
  388. #define CONFIG_MAC_PARTITION
  389. #define CONFIG_ISO_PARTITION
  390. #endif /* defined(CONFIG_CMD_IDE) */
  391. /*
  392. * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
  393. * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
  394. * to 0xFFFF, watchdog timeouts after about 64s. For details refer
  395. * to chapter 36 of the MPC5121e Reference Manual.
  396. */
  397. /* #define CONFIG_WATCHDOG */ /* enable watchdog */
  398. #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
  399. /*
  400. * Miscellaneous configurable options
  401. */
  402. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  403. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  404. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  405. #ifdef CONFIG_CMD_KGDB
  406. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  407. #else
  408. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  409. #endif
  410. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
  411. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  412. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  413. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  414. /*
  415. * For booting Linux, the board info and command line data
  416. * have to be in the first 8 MB of memory, since this is
  417. * the maximum mapped by the Linux kernel during initialization.
  418. */
  419. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  420. /* Cache Configuration */
  421. #define CONFIG_SYS_DCACHE_SIZE 32768
  422. #define CONFIG_SYS_CACHELINE_SIZE 32
  423. #ifdef CONFIG_CMD_KGDB
  424. #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  425. #endif
  426. #define CONFIG_SYS_HID0_INIT 0x000000000
  427. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
  428. #define CONFIG_SYS_HID2 HID2_HBE
  429. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  430. /*
  431. * Internal Definitions
  432. *
  433. * Boot Flags
  434. */
  435. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  436. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  437. #ifdef CONFIG_CMD_KGDB
  438. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  439. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  440. #endif
  441. /*
  442. * Environment Configuration
  443. */
  444. #define CONFIG_TIMESTAMP
  445. #define CONFIG_HOSTNAME mpc5121ads
  446. #define CONFIG_BOOTFILE mpc5121ads/uImage
  447. #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
  448. #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
  449. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  450. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  451. #define CONFIG_BAUDRATE 115200
  452. #define CONFIG_PREBOOT "echo;" \
  453. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  454. "echo"
  455. #define CONFIG_EXTRA_ENV_SETTINGS \
  456. "u-boot_addr_r=200000\0" \
  457. "kernel_addr_r=600000\0" \
  458. "fdt_addr_r=880000\0" \
  459. "ramdisk_addr_r=900000\0" \
  460. "u-boot_addr=FFF00000\0" \
  461. "kernel_addr=FFAC0000\0" \
  462. "fdt_addr=FFEC0000\0" \
  463. "ramdisk_addr=FEAC0000\0" \
  464. "ramdiskfile=mpc5121ads/uRamdisk\0" \
  465. "u-boot=mpc5121ads/u-boot.bin\0" \
  466. "bootfile=mpc5121ads/uImage\0" \
  467. "fdtfile=mpc5121ads/mpc5121ads.dtb\0" \
  468. "rootpath=/opt/eldk/ppc_6xx\n" \
  469. "netdev=eth0\0" \
  470. "consdev=ttyPSC0\0" \
  471. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  472. "nfsroot=${serverip}:${rootpath}\0" \
  473. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  474. "addip=setenv bootargs ${bootargs} " \
  475. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  476. ":${hostname}:${netdev}:off panic=1\0" \
  477. "addtty=setenv bootargs ${bootargs} " \
  478. "console=${consdev},${baudrate}\0" \
  479. "flash_nfs=run nfsargs addip addtty;" \
  480. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  481. "flash_self=run ramargs addip addtty;" \
  482. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  483. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  484. "tftp ${fdt_addr_r} ${fdtfile};" \
  485. "run nfsargs addip addtty;" \
  486. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  487. "net_self=tftp ${kernel_addr_r} ${bootfile};" \
  488. "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
  489. "tftp ${fdt_addr_r} ${fdtfile};" \
  490. "run ramargs addip addtty;" \
  491. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
  492. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  493. "update=protect off ${u-boot_addr} +${filesize};" \
  494. "era ${u-boot_addr} +${filesize};" \
  495. "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
  496. "upd=run load update\0" \
  497. ""
  498. #define CONFIG_BOOTCOMMAND "run flash_self"
  499. #define CONFIG_OF_LIBFDT 1
  500. #define CONFIG_OF_BOARD_SETUP 1
  501. #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
  502. #define OF_CPU "PowerPC,5121@0"
  503. #define OF_SOC_COMPAT "fsl,mpc5121-immr"
  504. #define OF_TBCLK (bd->bi_busfreq / 4)
  505. #define OF_STDOUT_PATH "/soc@80000000/serial@11300"
  506. /*-----------------------------------------------------------------------
  507. * IDE/ATA stuff
  508. *-----------------------------------------------------------------------
  509. */
  510. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  511. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  512. #undef CONFIG_IDE_LED /* LED for IDE not supported */
  513. #define CONFIG_IDE_RESET /* reset for IDE supported */
  514. #define CONFIG_IDE_PREINIT
  515. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  516. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  517. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  518. #define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
  519. /* Offset for data I/O RefMan MPC5121EE Table 28-10 */
  520. #define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
  521. /* Offset for normal register accesses */
  522. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  523. /* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
  524. #define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
  525. /* Interval between registers */
  526. #define CONFIG_SYS_ATA_STRIDE 4
  527. #define ATA_BASE_ADDR get_pata_base()
  528. /*
  529. * Control register bit definitions
  530. */
  531. #define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
  532. #define FSL_ATA_CTRL_ATA_RST_B 0x40000000
  533. #define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
  534. #define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
  535. #define FSL_ATA_CTRL_DMA_PENDING 0x08000000
  536. #define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
  537. #define FSL_ATA_CTRL_DMA_WRITE 0x02000000
  538. #define FSL_ATA_CTRL_IORDY_EN 0x01000000
  539. #endif /* __CONFIG_H */