exynos5250-dt.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * Configuration settings for the SAMSUNG EXYNOS5250 board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /* High Level Configuration Options */
  27. #define CONFIG_SAMSUNG /* in a SAMSUNG core */
  28. #define CONFIG_S5P /* S5P Family */
  29. #define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
  30. #define CONFIG_SMDK5250 /* which is in a SMDK5250 */
  31. #include <asm/arch/cpu.h> /* get chip and board defs */
  32. #define CONFIG_SYS_GENERIC_BOARD
  33. #define CONFIG_ARCH_CPU_INIT
  34. #define CONFIG_DISPLAY_CPUINFO
  35. #define CONFIG_DISPLAY_BOARDINFO
  36. /* Enable fdt support for Exynos5250 */
  37. #define CONFIG_ARCH_DEVICE_TREE exynos5250
  38. #define CONFIG_OF_CONTROL
  39. #define CONFIG_OF_SEPARATE
  40. /* Keep L2 Cache Disabled */
  41. #define CONFIG_SYS_DCACHE_OFF
  42. /* Enable ACE acceleration for SHA1 and SHA256 */
  43. #define CONFIG_EXYNOS_ACE_SHA
  44. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  45. #define CONFIG_SYS_TEXT_BASE 0x43E00000
  46. /* input clock of PLL: SMDK5250 has 24MHz input clock */
  47. #define CONFIG_SYS_CLK_FREQ 24000000
  48. #define CONFIG_SETUP_MEMORY_TAGS
  49. #define CONFIG_CMDLINE_TAG
  50. #define CONFIG_INITRD_TAG
  51. #define CONFIG_CMDLINE_EDITING
  52. /* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
  53. #define MACH_TYPE_SMDK5250 3774
  54. #define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
  55. /* Power Down Modes */
  56. #define S5P_CHECK_SLEEP 0x00000BAD
  57. #define S5P_CHECK_DIDLE 0xBAD00000
  58. #define S5P_CHECK_LPA 0xABAD0000
  59. /* Offset for inform registers */
  60. #define INFORM0_OFFSET 0x800
  61. #define INFORM1_OFFSET 0x804
  62. /* Size of malloc() pool */
  63. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
  64. /* select serial console configuration */
  65. #define CONFIG_SERIAL3 /* use SERIAL 3 */
  66. #define CONFIG_BAUDRATE 115200
  67. #define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
  68. /* Console configuration */
  69. #define CONFIG_CONSOLE_MUX
  70. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  71. #define EXYNOS_DEVICE_SETTINGS \
  72. "stdin=serial\0" \
  73. "stdout=serial,lcd\0" \
  74. "stderr=serial,lcd\0"
  75. #define CONFIG_EXTRA_ENV_SETTINGS \
  76. EXYNOS_DEVICE_SETTINGS
  77. #define TZPC_BASE_OFFSET 0x10000
  78. /* SD/MMC configuration */
  79. #define CONFIG_GENERIC_MMC
  80. #define CONFIG_MMC
  81. #define CONFIG_SDHCI
  82. #define CONFIG_S5P_SDHCI
  83. #define CONFIG_BOARD_EARLY_INIT_F
  84. /* PWM */
  85. #define CONFIG_PWM
  86. /* allow to overwrite serial and ethaddr */
  87. #define CONFIG_ENV_OVERWRITE
  88. /* Command definition*/
  89. #include <config_cmd_default.h>
  90. #define CONFIG_CMD_PING
  91. #define CONFIG_CMD_ELF
  92. #define CONFIG_CMD_MMC
  93. #define CONFIG_CMD_EXT2
  94. #define CONFIG_CMD_FAT
  95. #define CONFIG_CMD_NET
  96. #define CONFIG_BOOTDELAY 3
  97. #define CONFIG_ZERO_BOOTDELAY_CHECK
  98. /* Thermal Management Unit */
  99. #define CONFIG_EXYNOS_TMU
  100. #define CONFIG_CMD_DTT
  101. #define CONFIG_TMU_CMD_DTT
  102. /* USB */
  103. #define CONFIG_CMD_USB
  104. #define CONFIG_USB_EHCI
  105. #define CONFIG_USB_EHCI_EXYNOS
  106. #define CONFIG_USB_STORAGE
  107. /* MMC SPL */
  108. #define CONFIG_SPL
  109. #define COPY_BL2_FNPTR_ADDR 0x02020030
  110. /* specific .lds file */
  111. #define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
  112. #define CONFIG_SPL_TEXT_BASE 0x02023400
  113. #define CONFIG_SPL_MAX_SIZE (14 * 1024)
  114. #define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
  115. /* Miscellaneous configurable options */
  116. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  117. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  118. #define CONFIG_SYS_PROMPT "SMDK5250 # "
  119. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  120. #define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
  121. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  122. #define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
  123. /* Boot Argument Buffer Size */
  124. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  125. /* memtest works on */
  126. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  127. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
  128. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
  129. #define CONFIG_SYS_HZ 1000
  130. #define CONFIG_RD_LVL
  131. #define CONFIG_NR_DRAM_BANKS 8
  132. #define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
  133. #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
  134. #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
  135. #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
  136. #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
  137. #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
  138. #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
  139. #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
  140. #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
  141. #define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
  142. #define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
  143. #define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
  144. #define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
  145. #define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
  146. #define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
  147. #define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
  148. #define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
  149. #define CONFIG_SYS_MONITOR_BASE 0x00000000
  150. /* FLASH and environment organization */
  151. #define CONFIG_SYS_NO_FLASH
  152. #undef CONFIG_CMD_IMLS
  153. #define CONFIG_IDENT_STRING " for SMDK5250"
  154. #define CONFIG_SYS_MMC_ENV_DEV 0
  155. #define CONFIG_SECURE_BL1_ONLY
  156. /* Secure FW size configuration */
  157. #ifdef CONFIG_SECURE_BL1_ONLY
  158. #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
  159. #else
  160. #define CONFIG_SEC_FW_SIZE 0
  161. #endif
  162. /* Configuration of BL1, BL2, ENV Blocks on mmc */
  163. #define CONFIG_RES_BLOCK_SIZE (512)
  164. #define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
  165. #define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
  166. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
  167. #define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
  168. #define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
  169. #define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
  170. /* U-boot copy size from boot Media to DRAM.*/
  171. #define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
  172. #define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
  173. #define OM_STAT (0x1f << 1)
  174. #define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
  175. #define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
  176. #define CONFIG_DOS_PARTITION
  177. #define CONFIG_IRAM_STACK 0x02050000
  178. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
  179. /* I2C */
  180. #define CONFIG_SYS_I2C_INIT_BOARD
  181. #define CONFIG_HARD_I2C
  182. #define CONFIG_CMD_I2C
  183. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
  184. #define CONFIG_DRIVER_S3C24X0_I2C
  185. #define CONFIG_I2C_MULTI_BUS
  186. #define CONFIG_MAX_I2C_NUM 8
  187. #define CONFIG_SYS_I2C_SLAVE 0x0
  188. #define CONFIG_I2C_EDID
  189. /* PMIC */
  190. #define CONFIG_PMIC
  191. #define CONFIG_PMIC_I2C
  192. #define CONFIG_PMIC_MAX77686
  193. /* SPI */
  194. #define CONFIG_ENV_IS_IN_SPI_FLASH
  195. #define CONFIG_SPI_FLASH
  196. #ifdef CONFIG_SPI_FLASH
  197. #define CONFIG_EXYNOS_SPI
  198. #define CONFIG_CMD_SF
  199. #define CONFIG_CMD_SPI
  200. #define CONFIG_SPI_FLASH_WINBOND
  201. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  202. #define CONFIG_SF_DEFAULT_SPEED 50000000
  203. #define EXYNOS5_SPI_NUM_CONTROLLERS 5
  204. #endif
  205. #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
  206. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  207. #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
  208. #define CONFIG_ENV_SPI_BUS 1
  209. #define CONFIG_ENV_SPI_MAX_HZ 50000000
  210. #endif
  211. /* PMIC */
  212. #define CONFIG_POWER
  213. #define CONFIG_POWER_I2C
  214. #define CONFIG_POWER_MAX77686
  215. /* SPI */
  216. #define CONFIG_ENV_IS_IN_SPI_FLASH
  217. #define CONFIG_SPI_FLASH
  218. #ifdef CONFIG_SPI_FLASH
  219. #define CONFIG_EXYNOS_SPI
  220. #define CONFIG_CMD_SF
  221. #define CONFIG_CMD_SPI
  222. #define CONFIG_SPI_FLASH_WINBOND
  223. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  224. #define CONFIG_SF_DEFAULT_SPEED 50000000
  225. #define EXYNOS5_SPI_NUM_CONTROLLERS 5
  226. #endif
  227. #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
  228. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  229. #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
  230. #define CONFIG_ENV_SPI_BUS 1
  231. #define CONFIG_ENV_SPI_MAX_HZ 50000000
  232. #endif
  233. /* Ethernet Controllor Driver */
  234. #ifdef CONFIG_CMD_NET
  235. #define CONFIG_SMC911X
  236. #define CONFIG_SMC911X_BASE 0x5000000
  237. #define CONFIG_SMC911X_16_BIT
  238. #define CONFIG_ENV_SROM_BANK 1
  239. #endif /*CONFIG_CMD_NET*/
  240. /* Enable PXE Support */
  241. #ifdef CONFIG_CMD_NET
  242. #define CONFIG_CMD_PXE
  243. #define CONFIG_MENU
  244. #endif
  245. /* Sound */
  246. #define CONFIG_CMD_SOUND
  247. #ifdef CONFIG_CMD_SOUND
  248. #define CONFIG_SOUND
  249. #define CONFIG_I2S
  250. #define CONFIG_SOUND_MAX98095
  251. #define CONFIG_SOUND_WM8994
  252. #endif
  253. /* Enable devicetree support */
  254. #define CONFIG_OF_LIBFDT
  255. /* SHA hashing */
  256. #define CONFIG_CMD_HASH
  257. #define CONFIG_HASH_VERIFY
  258. #define CONFIG_SHA1
  259. #define CONFIG_SHA256
  260. /* Display */
  261. #define CONFIG_LCD
  262. #ifdef CONFIG_LCD
  263. #define CONFIG_EXYNOS_FB
  264. #define CONFIG_EXYNOS_DP
  265. #define LCD_XRES 2560
  266. #define LCD_YRES 1600
  267. #define LCD_BPP LCD_COLOR16
  268. #endif
  269. #endif /* __CONFIG_H */