sys_info.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Author :
  6. * Manikandan Pillai <mani.pillai@ti.com>
  7. *
  8. * Derived from Beagle Board and 3430 SDP code by
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. * Syed Mohammed Khasim <khasim@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <asm/io.h>
  29. #include <asm/arch/mem.h> /* get mem tables */
  30. #include <asm/arch/sys_proto.h>
  31. #include <i2c.h>
  32. extern omap3_sysinfo sysinfo;
  33. static gpmc_csx_t *gpmc_cs_base = (gpmc_csx_t *)GPMC_CONFIG_CS0_BASE;
  34. static sdrc_t *sdrc_base = (sdrc_t *)OMAP34XX_SDRC_BASE;
  35. static ctrl_t *ctrl_base = (ctrl_t *)OMAP34XX_CTRL_BASE;
  36. static char *rev_s[CPU_3XX_MAX_REV] = {
  37. "1.0",
  38. "2.0",
  39. "2.1",
  40. "3.0",
  41. "3.1"};
  42. /*****************************************************************
  43. * dieid_num_r(void) - read and set die ID
  44. *****************************************************************/
  45. void dieid_num_r(void)
  46. {
  47. ctrl_id_t *id_base = (ctrl_id_t *)OMAP34XX_ID_L4_IO_BASE;
  48. char *uid_s, die_id[34];
  49. u32 id[4];
  50. memset(die_id, 0, sizeof(die_id));
  51. uid_s = getenv("dieid#");
  52. if (uid_s == NULL) {
  53. id[3] = readl(&id_base->die_id_0);
  54. id[2] = readl(&id_base->die_id_1);
  55. id[1] = readl(&id_base->die_id_2);
  56. id[0] = readl(&id_base->die_id_3);
  57. sprintf(die_id, "%08x%08x%08x%08x", id[0], id[1], id[2], id[3]);
  58. setenv("dieid#", die_id);
  59. uid_s = die_id;
  60. }
  61. printf("Die ID #%s\n", uid_s);
  62. }
  63. /******************************************
  64. * get_cpu_type(void) - extract cpu info
  65. ******************************************/
  66. u32 get_cpu_type(void)
  67. {
  68. return readl(&ctrl_base->ctrl_omap_stat);
  69. }
  70. /******************************************
  71. * get_cpu_rev(void) - extract version info
  72. ******************************************/
  73. u32 get_cpu_rev(void)
  74. {
  75. u32 cpuid = 0;
  76. ctrl_id_t *id_base;
  77. /*
  78. * On ES1.0 the IDCODE register is not exposed on L4
  79. * so using CPU ID to differentiate between ES1.0 and > ES1.0.
  80. */
  81. __asm__ __volatile__("mrc p15, 0, %0, c0, c0, 0":"=r"(cpuid));
  82. if ((cpuid & 0xf) == 0x0)
  83. return CPU_3XX_ES10;
  84. else {
  85. /* Decode the IDs on > ES1.0 */
  86. id_base = (ctrl_id_t *) OMAP34XX_ID_L4_IO_BASE;
  87. cpuid = (readl(&id_base->idcode) >> CPU_3XX_ID_SHIFT) & 0xf;
  88. /* Some early ES2.0 seem to report ID 0, fix this */
  89. if(cpuid == 0)
  90. cpuid = CPU_3XX_ES20;
  91. return cpuid;
  92. }
  93. }
  94. /****************************************************
  95. * is_mem_sdr() - return 1 if mem type in use is SDR
  96. ****************************************************/
  97. u32 is_mem_sdr(void)
  98. {
  99. if (readl(&sdrc_base->cs[CS0].mr) == SDP_SDRC_MR_0_SDR)
  100. return 1;
  101. return 0;
  102. }
  103. /***********************************************************************
  104. * get_cs0_size() - get size of chip select 0/1
  105. ************************************************************************/
  106. u32 get_sdr_cs_size(u32 cs)
  107. {
  108. u32 size;
  109. /* get ram size field */
  110. size = readl(&sdrc_base->cs[cs].mcfg) >> 8;
  111. size &= 0x3FF; /* remove unwanted bits */
  112. size *= SZ_2M; /* find size in MB */
  113. return size;
  114. }
  115. /***********************************************************************
  116. * get_sdr_cs_offset() - get offset of cs from cs0 start
  117. ************************************************************************/
  118. u32 get_sdr_cs_offset(u32 cs)
  119. {
  120. u32 offset;
  121. if (!cs)
  122. return 0;
  123. offset = readl(&sdrc_base->cs_cfg);
  124. offset = (offset & 15) << 27 | (offset & 0x30) >> 17;
  125. return offset;
  126. }
  127. /***************************************************************************
  128. * get_gpmc0_base() - Return current address hardware will be
  129. * fetching from. The below effectively gives what is correct, its a bit
  130. * mis-leading compared to the TRM. For the most general case the mask
  131. * needs to be also taken into account this does work in practice.
  132. * - for u-boot we currently map:
  133. * -- 0 to nothing,
  134. * -- 4 to flash
  135. * -- 8 to enent
  136. * -- c to wifi
  137. ****************************************************************************/
  138. u32 get_gpmc0_base(void)
  139. {
  140. u32 b;
  141. b = readl(&gpmc_cs_base->config7);
  142. b &= 0x1F; /* keep base [5:0] */
  143. b = b << 24; /* ret 0x0b000000 */
  144. return b;
  145. }
  146. /*******************************************************************
  147. * get_gpmc0_width() - See if bus is in x8 or x16 (mainly for nand)
  148. *******************************************************************/
  149. u32 get_gpmc0_width(void)
  150. {
  151. return WIDTH_16BIT;
  152. }
  153. /*************************************************************************
  154. * get_board_rev() - setup to pass kernel board revision information
  155. * returns:(bit[0-3] sub version, higher bit[7-4] is higher version)
  156. *************************************************************************/
  157. u32 get_board_rev(void)
  158. {
  159. return 0x20;
  160. }
  161. /********************************************************
  162. * get_base(); get upper addr of current execution
  163. *******************************************************/
  164. u32 get_base(void)
  165. {
  166. u32 val;
  167. __asm__ __volatile__("mov %0, pc \n":"=r"(val)::"memory");
  168. val &= 0xF0000000;
  169. val >>= 28;
  170. return val;
  171. }
  172. /********************************************************
  173. * is_running_in_flash() - tell if currently running in
  174. * FLASH.
  175. *******************************************************/
  176. u32 is_running_in_flash(void)
  177. {
  178. if (get_base() < 4)
  179. return 1; /* in FLASH */
  180. return 0; /* running in SRAM or SDRAM */
  181. }
  182. /********************************************************
  183. * is_running_in_sram() - tell if currently running in
  184. * SRAM.
  185. *******************************************************/
  186. u32 is_running_in_sram(void)
  187. {
  188. if (get_base() == 4)
  189. return 1; /* in SRAM */
  190. return 0; /* running in FLASH or SDRAM */
  191. }
  192. /********************************************************
  193. * is_running_in_sdram() - tell if currently running in
  194. * SDRAM.
  195. *******************************************************/
  196. u32 is_running_in_sdram(void)
  197. {
  198. if (get_base() > 4)
  199. return 1; /* in SDRAM */
  200. return 0; /* running in SRAM or FLASH */
  201. }
  202. /***************************************************************
  203. * get_boot_type() - Is this an XIP type device or a stream one
  204. * bits 4-0 specify type. Bit 5 says mem/perif
  205. ***************************************************************/
  206. u32 get_boot_type(void)
  207. {
  208. return (readl(&ctrl_base->status) & SYSBOOT_MASK);
  209. }
  210. /*************************************************************
  211. * get_device_type(): tell if GP/HS/EMU/TST
  212. *************************************************************/
  213. u32 get_device_type(void)
  214. {
  215. return ((readl(&ctrl_base->status) & (DEVICE_MASK)) >> 8);
  216. }
  217. #ifdef CONFIG_DISPLAY_CPUINFO
  218. /**
  219. * Print CPU information
  220. */
  221. int print_cpuinfo (void)
  222. {
  223. char *cpu_s, *sec_s;
  224. switch (get_cpu_type()) {
  225. case OMAP3503:
  226. cpu_s = "3503";
  227. break;
  228. case OMAP3515:
  229. cpu_s = "3515";
  230. break;
  231. case OMAP3525:
  232. cpu_s = "3525";
  233. break;
  234. case OMAP3530:
  235. cpu_s = "3530";
  236. break;
  237. default:
  238. cpu_s = "35XX";
  239. break;
  240. }
  241. switch (get_device_type()) {
  242. case TST_DEVICE:
  243. sec_s = "TST";
  244. break;
  245. case EMU_DEVICE:
  246. sec_s = "EMU";
  247. break;
  248. case HS_DEVICE:
  249. sec_s = "HS";
  250. break;
  251. case GP_DEVICE:
  252. sec_s = "GP";
  253. break;
  254. default:
  255. sec_s = "?";
  256. }
  257. printf("OMAP%s-%s ES%s, CPU-OPP2 L3-165MHz\n",
  258. cpu_s, sec_s, rev_s[get_cpu_rev()]);
  259. return 0;
  260. }
  261. #endif /* CONFIG_DISPLAY_CPUINFO */