mcc200.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5200
  30. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  31. #define CONFIG_MCC200 1 /* ... on MCC200 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
  33. #define CONFIG_MISC_INIT_R
  34. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  35. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  36. /*
  37. * Serial console configuration
  38. *
  39. * To select console on the one of 8 external UARTs,
  40. * define CONFIG_QUART_CONSOLE as 1, 2, 3, or 4 for the first Quad UART,
  41. * or as 5, 6, 7, or 8 for the second Quad UART.
  42. * COM11, COM12, COM13, COM14 are located on the second Quad UART.
  43. *
  44. * CONFIG_PSC_CONSOLE must be undefined in this case.
  45. */
  46. #if !defined(CONFIG_PRS200)
  47. /* MCC200 configuration: */
  48. #ifdef CONFIG_CONSOLE_COM12
  49. #define CONFIG_QUART_CONSOLE 6 /* console is on UARTF of QUART2 */
  50. #else
  51. #define CONFIG_QUART_CONSOLE 8 /* console is on UARTH of QUART2 */
  52. #endif
  53. #else
  54. /* PRS200 configuration: */
  55. #undef CONFIG_QUART_CONSOLE
  56. #endif /* CONFIG_PRS200 */
  57. /*
  58. * To select console on PSC1, define CONFIG_PSC_CONSOLE as 1
  59. * and undefine CONFIG_QUART_CONSOLE.
  60. */
  61. #if !defined(CONFIG_PRS200)
  62. /* MCC200 configuration: */
  63. #define CONFIG_SERIAL_MULTI 1
  64. #define CONFIG_PSC_CONSOLE 1 /* PSC1 may be COM */
  65. #define CONFIG_PSC_CONSOLE2 2 /* PSC2 is PSoC */
  66. #else
  67. /* PRS200 configuration: */
  68. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  69. #endif
  70. #if defined(CONFIG_QUART_CONSOLE) && defined(CONFIG_PSC_CONSOLE) && \
  71. !defined(CONFIG_SERIAL_MULTI)
  72. #error "Select only one console device!"
  73. #endif
  74. #define CONFIG_BAUDRATE 115200
  75. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  76. #define CONFIG_MII 1
  77. #define CONFIG_DOS_PARTITION
  78. /* USB */
  79. #define CONFIG_USB_OHCI
  80. #define CONFIG_USB_STORAGE
  81. /* automatic software updates (see board/mcc200/auto_update.c) */
  82. #define CONFIG_AUTO_UPDATE 1
  83. /*
  84. * BOOTP options
  85. */
  86. #define CONFIG_BOOTP_BOOTFILESIZE
  87. #define CONFIG_BOOTP_BOOTPATH
  88. #define CONFIG_BOOTP_GATEWAY
  89. #define CONFIG_BOOTP_HOSTNAME
  90. /*
  91. * Command line configuration.
  92. */
  93. #include <config_cmd_default.h>
  94. #define CONFIG_CMD_BEDBUG
  95. #define CONFIG_CMD_FAT
  96. #define CONFIG_CMD_I2C
  97. #define CONFIG_CMD_USB
  98. #undef CONFIG_CMD_NET
  99. /*
  100. * Autobooting
  101. */
  102. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  103. #define CONFIG_PREBOOT "echo;" \
  104. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  105. "echo"
  106. #undef CONFIG_BOOTARGS
  107. #define XMK_STR(x) #x
  108. #define MK_STR(x) XMK_STR(x)
  109. #ifdef CONFIG_PRS200
  110. # define CFG__BOARDNAME "prs200"
  111. # define CFG__LINUX_CONSOLE "ttyS0"
  112. #else
  113. # define CFG__BOARDNAME "mcc200"
  114. # define CFG__LINUX_CONSOLE "ttyEU5"
  115. #endif
  116. /* Network */
  117. #define CONFIG_ETHADDR 00:17:17:ff:00:00
  118. #define CONFIG_IPADDR 10.76.9.29
  119. #define CONFIG_SERVERIP 10.76.9.1
  120. #include <version.h> /* For U-Boot version */
  121. #define CONFIG_EXTRA_ENV_SETTINGS \
  122. "ubootver=" U_BOOT_VERSION "\0" \
  123. "netdev=eth0\0" \
  124. "hostname=" CFG__BOARDNAME "\0" \
  125. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  126. "nfsroot=${serverip}:${rootpath}\0" \
  127. "ramargs=setenv bootargs root=/dev/mtdblock2 " \
  128. "rootfstype=cramfs\0" \
  129. "addip=setenv bootargs ${bootargs} " \
  130. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  131. ":${hostname}:${netdev}:off panic=1\0" \
  132. "addcons=setenv bootargs ${bootargs} " \
  133. "console=${console},${baudrate} " \
  134. "ubootver=${ubootver} board=${board}\0" \
  135. "flash_nfs=run nfsargs addip addcons;" \
  136. "bootm ${kernel_addr}\0" \
  137. "flash_self=run ramargs addip addcons;" \
  138. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  139. "net_nfs=tftp 200000 ${bootfile};" \
  140. "run nfsargs addip addcons;bootm\0" \
  141. "console=" CFG__LINUX_CONSOLE "\0" \
  142. "rootpath=/opt/eldk/ppc_6xx\0" \
  143. "bootfile=/tftpboot/" CFG__BOARDNAME "/uImage\0" \
  144. "load=tftp 200000 /tftpboot/" CFG__BOARDNAME "/u-boot.bin\0" \
  145. "text_base=" MK_STR(TEXT_BASE) "\0" \
  146. "kernel_addr=0xFC0C0000\0" \
  147. "update=protect off ${text_base} +${filesize};" \
  148. "era ${text_base} +${filesize};" \
  149. "cp.b 200000 ${text_base} ${filesize}\0" \
  150. "unlock=yes\0" \
  151. ""
  152. #undef MK_STR
  153. #undef XMK_STR
  154. #define CONFIG_BOOTCOMMAND "run flash_self"
  155. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  156. #define CFG_PROMPT_HUSH_PS2 "> "
  157. /*
  158. * IPB Bus clocking configuration.
  159. */
  160. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  161. /*
  162. * I2C configuration
  163. */
  164. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  165. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  166. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  167. #define CFG_I2C_SLAVE 0x7F
  168. /*
  169. * Flash configuration (8,16 or 32 MB)
  170. * TEXT base always at 0xFFF00000
  171. * ENV_ADDR always at 0xFFF40000
  172. * FLASH_BASE at 0xFC000000 for 64 MB (only 32MB are supported, not enough addr lines!!!)
  173. * 0xFE000000 for 32 MB
  174. * 0xFF000000 for 16 MB
  175. * 0xFF800000 for 8 MB
  176. */
  177. #define CFG_FLASH_BASE 0xfc000000
  178. #define CFG_FLASH_SIZE 0x04000000
  179. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  180. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  181. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  182. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  183. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  184. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  185. #define CFG_FLASH_PROTECTION 1 /* hardware flash protection */
  186. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  187. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  188. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  189. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  190. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  191. #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  192. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  193. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  194. /* Address and size of Redundant Environment Sector */
  195. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  196. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  197. #define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
  198. #if TEXT_BASE == CFG_FLASH_BASE
  199. #define CFG_LOWBOOT 1
  200. #endif
  201. /*
  202. * Memory map
  203. */
  204. #define CFG_MBAR 0xf0000000
  205. #define CFG_SDRAM_BASE 0x00000000
  206. #define CFG_DEFAULT_MBAR 0x80000000
  207. /* Use SRAM until RAM will be available */
  208. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  209. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  210. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  211. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  212. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  213. #define CFG_MONITOR_BASE TEXT_BASE
  214. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  215. # define CFG_RAMBOOT 1
  216. #endif
  217. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  218. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  219. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  220. /*
  221. * Ethernet configuration
  222. */
  223. /*#define CONFIG_MPC5xxx_FEC 1*/
  224. /*
  225. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  226. */
  227. /* #define CONFIG_FEC_10MBIT 1 */
  228. #define CONFIG_PHY_ADDR 1
  229. /*
  230. * LCD Splash Screen
  231. */
  232. #if !defined(CONFIG_PRS200)
  233. #define CONFIG_LCD 1
  234. #define CONFIG_PROGRESSBAR 1
  235. #endif
  236. #if defined(CONFIG_LCD)
  237. #define CONFIG_SPLASH_SCREEN 1
  238. #define CFG_CONSOLE_IS_IN_ENV 1
  239. #define LCD_BPP LCD_MONOCHROME
  240. #endif
  241. /*
  242. * GPIO configuration
  243. */
  244. /* 0x10000004 = 32MB SDRAM */
  245. /* 0x90000004 = 64MB SDRAM */
  246. #if defined(CONFIG_LCD)
  247. /* set PSC2 in UART mode */
  248. #define CFG_GPS_PORT_CONFIG 0x00000044
  249. #else
  250. #define CFG_GPS_PORT_CONFIG 0x00000004
  251. #endif
  252. /*
  253. * Miscellaneous configurable options
  254. */
  255. #define CFG_LONGHELP /* undef to save memory */
  256. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  257. #if defined(CONFIG_CMD_KGDB)
  258. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  259. #else
  260. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  261. #endif
  262. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  263. #define CFG_MAXARGS 16 /* max number of command args */
  264. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  265. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  266. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  267. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  268. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  269. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  270. #if defined(CONFIG_CMD_KGDB)
  271. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  272. #endif
  273. /*
  274. * Various low-level settings
  275. */
  276. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  277. #define CFG_HID0_FINAL HID0_ICE
  278. #define CFG_BOOTCS_START CFG_FLASH_BASE
  279. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  280. #define CFG_BOOTCS_CFG 0x0004fb00
  281. #define CFG_CS0_START CFG_FLASH_BASE
  282. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  283. /* Quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
  284. #define CFG_CS2_START 0x80000000
  285. #define CFG_CS2_SIZE 0x00001000
  286. #define CFG_CS2_CFG 0x1d300
  287. /* Second Quad UART @0x80010000 */
  288. #define CFG_CS1_START 0x80010000
  289. #define CFG_CS1_SIZE 0x00001000
  290. #define CFG_CS1_CFG 0x1d300
  291. /* Leica - build revision resistors */
  292. /*
  293. #define CFG_CS3_START 0x80020000
  294. #define CFG_CS3_SIZE 0x00000004
  295. #define CFG_CS3_CFG 0x1d300
  296. */
  297. /*
  298. * Select one of quarts as a default
  299. * console. If undefined - PSC console
  300. * wil be default
  301. */
  302. #define CFG_CS_BURST 0x00000000
  303. #define CFG_CS_DEADCYCLE 0x33333333
  304. #define CFG_RESET_ADDRESS 0xff000000
  305. /*
  306. * QUART Expanders support
  307. */
  308. #if defined(CONFIG_QUART_CONSOLE)
  309. /*
  310. * We'll use NS16550 chip routines,
  311. */
  312. #define CFG_NS16550 1
  313. #define CFG_NS16550_SERIAL 1
  314. #define CONFIG_CONS_INDEX 1
  315. /*
  316. * To achieve necessary offset on SC16C554
  317. * A0-A2 (register select) pins with NS16550
  318. * functions (in struct NS16550), REG_SIZE
  319. * should be 4, because A0-A2 pins are connected
  320. * to DA2-DA4 address bus lines.
  321. */
  322. #define CFG_NS16550_REG_SIZE 4
  323. /*
  324. * LocalPlus Bus already inited in cpu_init_f(),
  325. * so can work with QUART's chip selects.
  326. * One of four SC16C554 UARTs is selected with
  327. * A3-A4 (DA5-DA6) lines.
  328. */
  329. #if (CONFIG_QUART_CONSOLE > 0) && (CONFIG_QUART_CONSOLE < 5) && !defined(CONFIG_PRS200)
  330. #define CFG_NS16550_COM1 (CFG_CS2_START | (CONFIG_QUART_CONSOLE - 1)<<5)
  331. #elif (CONFIG_QUART_CONSOLE > 4) && (CONFIG_QUART_CONSOLE < 9)
  332. #define CFG_NS16550_COM1 (CFG_CS1_START | (CONFIG_QUART_CONSOLE - 5)<<5)
  333. #elif
  334. #error "Wrong QUART expander number."
  335. #endif
  336. /*
  337. * SC16C554 chip's external crystal oscillator frequency
  338. * is 7.3728 MHz
  339. */
  340. #define CFG_NS16550_CLK 7372800
  341. #endif /* CONFIG_QUART_CONSOLE */
  342. /*-----------------------------------------------------------------------
  343. * USB stuff
  344. *-----------------------------------------------------------------------
  345. */
  346. #define CONFIG_USB_CLOCK 0x0001BBBB
  347. #define CONFIG_USB_CONFIG 0x00005000
  348. #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
  349. #define CONFIG_AUTOBOOT_STOP_STR "432"
  350. #define CONFIG_SILENT_CONSOLE 1
  351. #endif /* __CONFIG_H */