init.S 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <ppc_asm.tmpl>
  24. #include <config.h>
  25. #include <asm-ppc/mmu.h>
  26. /**************************************************************************
  27. * TLB TABLE
  28. *
  29. * This table is used by the cpu boot code to setup the initial tlb
  30. * entries. Rather than make broad assumptions in the cpu source tree,
  31. * this table lets each board set things up however they like.
  32. *
  33. * Pointer to the table is returned in r1
  34. *
  35. *************************************************************************/
  36. .section .bootpg,"ax"
  37. .globl tlbtab
  38. tlbtab:
  39. tlbtab_start
  40. /*
  41. * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to
  42. * use the speed up boot process. It is patched after relocation to
  43. * enable SA_I
  44. */
  45. tlbentry(CFG_BOOT_BASE_ADDR, SZ_16M, CFG_BOOT_BASE_ADDR, 4, AC_R|AC_W|AC_X|SA_G) /* TLB 0 */
  46. /*
  47. * TLB entries for SDRAM are not needed on this platform.
  48. * They are dynamically generated in the SPD DDR(2) detection
  49. * routine.
  50. */
  51. #ifdef CFG_INIT_RAM_DCACHE
  52. /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
  53. tlbentry(CFG_INIT_RAM_ADDR, SZ_4K, CFG_INIT_RAM_ADDR, 0, AC_R|AC_W|AC_X|SA_G)
  54. #endif
  55. tlbentry(CFG_PCI_BASE, SZ_256M, 0x00000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  56. tlbentry(CFG_PCI_MEMBASE, SZ_256M, 0x20000000, 0xC, AC_R|AC_W|SA_G|SA_I)
  57. tlbentry(CFG_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  58. tlbentry(CFG_PCIE0_CFGBASE, SZ_16M, 0x00000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  59. tlbentry(CFG_PCIE1_CFGBASE, SZ_16M, 0x20000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  60. tlbentry(CFG_PCIE0_XCFGBASE, SZ_1K, 0x10000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  61. tlbentry(CFG_PCIE1_XCFGBASE, SZ_1K, 0x30000000, 0xD, AC_R|AC_W|SA_G|SA_I)
  62. /* PCIe UTL register */
  63. tlbentry(CFG_PCIE_BASE, SZ_16K, 0x08010000, 0xC, AC_R|AC_W|SA_G|SA_I)
  64. /* TLB-entry for NAND */
  65. tlbentry(CFG_NAND_ADDR, SZ_16M, CFG_NAND_ADDR, 4, AC_R|AC_W|AC_X|SA_G|SA_I)
  66. /* TLB-entry for CPLD */
  67. tlbentry(CFG_BCSR_BASE, SZ_1K, CFG_BCSR_BASE, 4, AC_R|AC_W|SA_G|SA_I)
  68. /* TLB-entry for OCM */
  69. tlbentry(CFG_OCM_BASE, SZ_4K, 0x00040000, 4, AC_R|AC_W|AC_X)
  70. /* TLB-entry for Local Configuration registers => peripherals */
  71. tlbentry(CFG_LOCAL_CONF_REGS, SZ_16M, CFG_LOCAL_CONF_REGS, 4, AC_R|AC_W|AC_X|SA_G|SA_I)
  72. tlbtab_end
  73. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  74. /*
  75. * For NAND booting the first TLB has to be reconfigured to full size
  76. * and with caching disabled after running from RAM!
  77. */
  78. #define TLB00 TLB0(CFG_BOOT_BASE_ADDR, SZ_256M)
  79. #define TLB01 TLB1(CFG_BOOT_BASE_ADDR, 1)
  80. #define TLB02 TLB2(AC_R|AC_W|AC_X|SA_G|SA_I)
  81. .globl reconfig_tlb0
  82. reconfig_tlb0:
  83. sync
  84. isync
  85. addi r4,r0,0x0000 /* TLB entry #0 */
  86. lis r5,TLB00@h
  87. ori r5,r5,TLB00@l
  88. tlbwe r5,r4,0x0000 /* Save it out */
  89. lis r5,TLB01@h
  90. ori r5,r5,TLB01@l
  91. tlbwe r5,r4,0x0001 /* Save it out */
  92. lis r5,TLB02@h
  93. ori r5,r5,TLB02@l
  94. tlbwe r5,r4,0x0002 /* Save it out */
  95. sync
  96. isync
  97. blr
  98. #endif