ads5121.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * (C) Copyright 2007 DENX Software Engineering
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. */
  23. #include <common.h>
  24. #include <mpc512x.h>
  25. #include <asm/bitops.h>
  26. #include <command.h>
  27. #include <fdt_support.h>
  28. /* Clocks in use */
  29. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  30. CLOCK_SCCR1_LPC_EN | \
  31. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  32. CLOCK_SCCR1_PSCFIFO_EN | \
  33. CLOCK_SCCR1_DDR_EN | \
  34. CLOCK_SCCR1_FEC_EN)
  35. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  36. CLOCK_SCCR2_SPDIF_EN | \
  37. CLOCK_SCCR2_I2C_EN)
  38. #define CSAW_START(start) ((start) & 0xFFFF0000)
  39. #define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
  40. long int fixed_sdram(void);
  41. int board_early_init_f (void)
  42. {
  43. volatile immap_t *im = (immap_t *) CFG_IMMR;
  44. u32 lpcaw;
  45. /*
  46. * Initialize Local Window for the CPLD registers access (CS2 selects
  47. * the CPLD chip)
  48. */
  49. im->sysconf.lpcs2aw = CSAW_START(CFG_CPLD_BASE) |
  50. CSAW_STOP(CFG_CPLD_BASE, CFG_CPLD_SIZE);
  51. im->lpc.cs_cfg[2] = CFG_CS2_CFG;
  52. /*
  53. * According to MPC5121e RM, configuring local access windows should
  54. * be followed by a dummy read of the config register that was
  55. * modified last and an isync
  56. */
  57. lpcaw = im->sysconf.lpcs2aw;
  58. __asm__ __volatile__ ("isync");
  59. /*
  60. * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
  61. *
  62. * Without this the flash identification routine fails, as it needs to issue
  63. * write commands in order to establish the device ID.
  64. */
  65. *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
  66. /*
  67. * Enable clocks
  68. */
  69. im->clk.sccr[0] = SCCR1_CLOCKS_EN;
  70. im->clk.sccr[1] = SCCR2_CLOCKS_EN;
  71. return 0;
  72. }
  73. long int initdram (int board_type)
  74. {
  75. u32 msize = 0;
  76. msize = fixed_sdram ();
  77. return msize;
  78. }
  79. /*
  80. * fixed sdram init -- the board doesn't use memory modules that have serial presence
  81. * detect or similar mechanism for discovery of the DRAM settings
  82. */
  83. long int fixed_sdram (void)
  84. {
  85. volatile immap_t *im = (immap_t *) CFG_IMMR;
  86. u32 msize = CFG_DDR_SIZE * 1024 * 1024;
  87. u32 msize_log2 = __ilog2 (msize);
  88. u32 i;
  89. /* Initialize IO Control */
  90. im->io_ctrl.regs[MEM_IDX] = IOCTRL_MUX_DDR;
  91. /* Initialize DDR Local Window */
  92. im->sysconf.ddrlaw.bar = CFG_DDR_BASE & 0xFFFFF000;
  93. im->sysconf.ddrlaw.ar = msize_log2 - 1;
  94. /*
  95. * According to MPC5121e RM, configuring local access windows should
  96. * be followed by a dummy read of the config register that was
  97. * modified last and an isync
  98. */
  99. i = im->sysconf.ddrlaw.ar;
  100. __asm__ __volatile__ ("isync");
  101. /* Enable DDR */
  102. im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_EN;
  103. /* Initialize DDR Priority Manager */
  104. im->mddrc.prioman_config1 = CFG_MDDRCGRP_PM_CFG1;
  105. im->mddrc.prioman_config2 = CFG_MDDRCGRP_PM_CFG2;
  106. im->mddrc.hiprio_config = CFG_MDDRCGRP_HIPRIO_CFG;
  107. im->mddrc.lut_table0_main_upper = CFG_MDDRCGRP_LUT0_MU;
  108. im->mddrc.lut_table1_main_upper = CFG_MDDRCGRP_LUT1_MU;
  109. im->mddrc.lut_table2_main_upper = CFG_MDDRCGRP_LUT2_MU;
  110. im->mddrc.lut_table3_main_upper = CFG_MDDRCGRP_LUT3_MU;
  111. im->mddrc.lut_table4_main_upper = CFG_MDDRCGRP_LUT4_MU;
  112. im->mddrc.lut_table0_main_lower = CFG_MDDRCGRP_LUT0_ML;
  113. im->mddrc.lut_table1_main_lower = CFG_MDDRCGRP_LUT1_ML;
  114. im->mddrc.lut_table2_main_lower = CFG_MDDRCGRP_LUT2_ML;
  115. im->mddrc.lut_table3_main_lower = CFG_MDDRCGRP_LUT3_ML;
  116. im->mddrc.lut_table4_main_lower = CFG_MDDRCGRP_LUT4_ML;
  117. im->mddrc.lut_table0_alternate_upper = CFG_MDDRCGRP_LUT0_AU;
  118. im->mddrc.lut_table1_alternate_upper = CFG_MDDRCGRP_LUT1_AU;
  119. im->mddrc.lut_table2_alternate_upper = CFG_MDDRCGRP_LUT2_AU;
  120. im->mddrc.lut_table3_alternate_upper = CFG_MDDRCGRP_LUT3_AU;
  121. im->mddrc.lut_table4_alternate_upper = CFG_MDDRCGRP_LUT4_AU;
  122. im->mddrc.lut_table0_alternate_lower = CFG_MDDRCGRP_LUT0_AU;
  123. im->mddrc.lut_table1_alternate_lower = CFG_MDDRCGRP_LUT1_AL;
  124. im->mddrc.lut_table2_alternate_lower = CFG_MDDRCGRP_LUT2_AL;
  125. im->mddrc.lut_table3_alternate_lower = CFG_MDDRCGRP_LUT3_AL;
  126. im->mddrc.lut_table4_alternate_lower = CFG_MDDRCGRP_LUT4_AL;
  127. /* Initialize MDDRC */
  128. im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG;
  129. im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0;
  130. im->mddrc.ddr_time_config1 = CFG_MDDRC_TIME_CFG1;
  131. im->mddrc.ddr_time_config2 = CFG_MDDRC_TIME_CFG2;
  132. /* Initialize DDR */
  133. for (i = 0; i < 10; i++)
  134. im->mddrc.ddr_command = CFG_MICRON_NOP;
  135. im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
  136. im->mddrc.ddr_command = CFG_MICRON_EM2;
  137. im->mddrc.ddr_command = CFG_MICRON_EM3;
  138. im->mddrc.ddr_command = CFG_MICRON_EN_DLL;
  139. im->mddrc.ddr_command = CFG_MICRON_RST_DLL;
  140. im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
  141. im->mddrc.ddr_command = CFG_MICRON_RFSH;
  142. im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
  143. im->mddrc.ddr_command = CFG_MICRON_OCD_DEFAULT;
  144. im->mddrc.ddr_command = CFG_MICRON_OCD_EXIT;
  145. for (i = 0; i < 10; i++)
  146. im->mddrc.ddr_command = CFG_MICRON_NOP;
  147. /* Start MDDRC */
  148. im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0_RUN;
  149. im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_RUN;
  150. return msize;
  151. }
  152. int checkboard (void)
  153. {
  154. ushort brd_rev = *(vu_short *) (CFG_CPLD_BASE + 0x00);
  155. uchar cpld_rev = *(vu_char *) (CFG_CPLD_BASE + 0x02);
  156. printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
  157. brd_rev, cpld_rev);
  158. return 0;
  159. }
  160. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  161. void ft_board_setup(void *blob, bd_t *bd)
  162. {
  163. ft_cpu_setup(blob, bd);
  164. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  165. }
  166. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */