mpc83xx.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279
  1. /*
  2. * Copyright (C) 2004-2007, 2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. */
  12. #ifndef __MPC83XX_H__
  13. #define __MPC83XX_H__
  14. #include <config.h>
  15. #include <asm/fsl_lbc.h>
  16. #if defined(CONFIG_E300)
  17. #include <asm/e300.h>
  18. #endif
  19. /* MPC83xx cpu provide RCR register to do reset thing specially
  20. */
  21. #define MPC83xx_RESET
  22. /* System reset offset (PowerPC standard)
  23. */
  24. #define EXC_OFF_SYS_RESET 0x0100
  25. #define _START_OFFSET EXC_OFF_SYS_RESET
  26. /* IMMRBAR - Internal Memory Register Base Address
  27. */
  28. #ifndef CONFIG_DEFAULT_IMMR
  29. #define CONFIG_DEFAULT_IMMR 0xFF400000 /* Default IMMR base address */
  30. #endif
  31. #define IMMRBAR 0x0000 /* Register offset to immr */
  32. #define IMMRBAR_BASE_ADDR 0xFFF00000 /* Base address mask */
  33. #define IMMRBAR_RES ~(IMMRBAR_BASE_ADDR)
  34. /* LAWBAR - Local Access Window Base Address Register
  35. */
  36. #define LBLAWBAR0 0x0020 /* Register offset to immr */
  37. #define LBLAWAR0 0x0024
  38. #define LBLAWBAR1 0x0028
  39. #define LBLAWAR1 0x002C
  40. #define LBLAWBAR2 0x0030
  41. #define LBLAWAR2 0x0034
  42. #define LBLAWBAR3 0x0038
  43. #define LBLAWAR3 0x003C
  44. #define LAWBAR_BAR 0xFFFFF000 /* Base address mask */
  45. /* SPRIDR - System Part and Revision ID Register
  46. */
  47. #define SPRIDR_PARTID 0xFFFF0000 /* Part Id */
  48. #define SPRIDR_REVID 0x0000FFFF /* Revision Id */
  49. #if defined(CONFIG_MPC834x)
  50. #define REVID_MAJOR(spridr) ((spridr & 0x0000FF00) >> 8)
  51. #define REVID_MINOR(spridr) (spridr & 0x000000FF)
  52. #else
  53. #define REVID_MAJOR(spridr) ((spridr & 0x000000F0) >> 4)
  54. #define REVID_MINOR(spridr) (spridr & 0x0000000F)
  55. #endif
  56. #define PARTID_NO_E(spridr) ((spridr & 0xFFFE0000) >> 16)
  57. #define SPR_FAMILY(spridr) ((spridr & 0xFFF00000) >> 20)
  58. #define SPR_8308 0x8100
  59. #define SPR_831X_FAMILY 0x80B
  60. #define SPR_8311 0x80B2
  61. #define SPR_8313 0x80B0
  62. #define SPR_8314 0x80B6
  63. #define SPR_8315 0x80B4
  64. #define SPR_832X_FAMILY 0x806
  65. #define SPR_8321 0x8066
  66. #define SPR_8323 0x8062
  67. #define SPR_834X_FAMILY 0x803
  68. #define SPR_8343 0x8036
  69. #define SPR_8347_TBGA_ 0x8032
  70. #define SPR_8347_PBGA_ 0x8034
  71. #define SPR_8349 0x8030
  72. #define SPR_836X_FAMILY 0x804
  73. #define SPR_8358_TBGA_ 0x804A
  74. #define SPR_8358_PBGA_ 0x804E
  75. #define SPR_8360 0x8048
  76. #define SPR_837X_FAMILY 0x80C
  77. #define SPR_8377 0x80C6
  78. #define SPR_8378 0x80C4
  79. #define SPR_8379 0x80C2
  80. /* SPCR - System Priority Configuration Register
  81. */
  82. #define SPCR_PCIHPE 0x10000000 /* PCI Highest Priority Enable */
  83. #define SPCR_PCIHPE_SHIFT (31-3)
  84. #define SPCR_PCIPR 0x03000000 /* PCI bridge system bus request priority */
  85. #define SPCR_PCIPR_SHIFT (31-7)
  86. #define SPCR_OPT 0x00800000 /* Optimize */
  87. #define SPCR_OPT_SHIFT (31-8)
  88. #define SPCR_TBEN 0x00400000 /* E300 PowerPC core time base unit enable */
  89. #define SPCR_TBEN_SHIFT (31-9)
  90. #define SPCR_COREPR 0x00300000 /* E300 PowerPC Core system bus request priority */
  91. #define SPCR_COREPR_SHIFT (31-11)
  92. #if defined(CONFIG_MPC834x)
  93. /* SPCR bits - MPC8349 specific */
  94. #define SPCR_TSEC1DP 0x00003000 /* TSEC1 data priority */
  95. #define SPCR_TSEC1DP_SHIFT (31-19)
  96. #define SPCR_TSEC1BDP 0x00000C00 /* TSEC1 buffer descriptor priority */
  97. #define SPCR_TSEC1BDP_SHIFT (31-21)
  98. #define SPCR_TSEC1EP 0x00000300 /* TSEC1 emergency priority */
  99. #define SPCR_TSEC1EP_SHIFT (31-23)
  100. #define SPCR_TSEC2DP 0x00000030 /* TSEC2 data priority */
  101. #define SPCR_TSEC2DP_SHIFT (31-27)
  102. #define SPCR_TSEC2BDP 0x0000000C /* TSEC2 buffer descriptor priority */
  103. #define SPCR_TSEC2BDP_SHIFT (31-29)
  104. #define SPCR_TSEC2EP 0x00000003 /* TSEC2 emergency priority */
  105. #define SPCR_TSEC2EP_SHIFT (31-31)
  106. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  107. defined(CONFIG_MPC837x)
  108. /* SPCR bits - MPC8308, MPC831x and MPC837x specific */
  109. #define SPCR_TSECDP 0x00003000 /* TSEC data priority */
  110. #define SPCR_TSECDP_SHIFT (31-19)
  111. #define SPCR_TSECBDP 0x00000C00 /* TSEC buffer descriptor priority */
  112. #define SPCR_TSECBDP_SHIFT (31-21)
  113. #define SPCR_TSECEP 0x00000300 /* TSEC emergency priority */
  114. #define SPCR_TSECEP_SHIFT (31-23)
  115. #endif
  116. /* SICRL/H - System I/O Configuration Register Low/High
  117. */
  118. #if defined(CONFIG_MPC834x)
  119. /* SICRL bits - MPC8349 specific */
  120. #define SICRL_LDP_A 0x80000000
  121. #define SICRL_USB1 0x40000000
  122. #define SICRL_USB0 0x20000000
  123. #define SICRL_UART 0x0C000000
  124. #define SICRL_GPIO1_A 0x02000000
  125. #define SICRL_GPIO1_B 0x01000000
  126. #define SICRL_GPIO1_C 0x00800000
  127. #define SICRL_GPIO1_D 0x00400000
  128. #define SICRL_GPIO1_E 0x00200000
  129. #define SICRL_GPIO1_F 0x00180000
  130. #define SICRL_GPIO1_G 0x00040000
  131. #define SICRL_GPIO1_H 0x00020000
  132. #define SICRL_GPIO1_I 0x00010000
  133. #define SICRL_GPIO1_J 0x00008000
  134. #define SICRL_GPIO1_K 0x00004000
  135. #define SICRL_GPIO1_L 0x00003000
  136. /* SICRH bits - MPC8349 specific */
  137. #define SICRH_DDR 0x80000000
  138. #define SICRH_TSEC1_A 0x10000000
  139. #define SICRH_TSEC1_B 0x08000000
  140. #define SICRH_TSEC1_C 0x04000000
  141. #define SICRH_TSEC1_D 0x02000000
  142. #define SICRH_TSEC1_E 0x01000000
  143. #define SICRH_TSEC1_F 0x00800000
  144. #define SICRH_TSEC2_A 0x00400000
  145. #define SICRH_TSEC2_B 0x00200000
  146. #define SICRH_TSEC2_C 0x00100000
  147. #define SICRH_TSEC2_D 0x00080000
  148. #define SICRH_TSEC2_E 0x00040000
  149. #define SICRH_TSEC2_F 0x00020000
  150. #define SICRH_TSEC2_G 0x00010000
  151. #define SICRH_TSEC2_H 0x00008000
  152. #define SICRH_GPIO2_A 0x00004000
  153. #define SICRH_GPIO2_B 0x00002000
  154. #define SICRH_GPIO2_C 0x00001000
  155. #define SICRH_GPIO2_D 0x00000800
  156. #define SICRH_GPIO2_E 0x00000400
  157. #define SICRH_GPIO2_F 0x00000200
  158. #define SICRH_GPIO2_G 0x00000180
  159. #define SICRH_GPIO2_H 0x00000060
  160. #define SICRH_TSOBI1 0x00000002
  161. #define SICRH_TSOBI2 0x00000001
  162. #elif defined(CONFIG_MPC8360)
  163. /* SICRL bits - MPC8360 specific */
  164. #define SICRL_LDP_A 0xC0000000
  165. #define SICRL_LCLK_1 0x10000000
  166. #define SICRL_LCLK_2 0x08000000
  167. #define SICRL_SRCID_A 0x03000000
  168. #define SICRL_IRQ_CKSTP_A 0x00C00000
  169. /* SICRH bits - MPC8360 specific */
  170. #define SICRH_DDR 0x80000000
  171. #define SICRH_SECONDARY_DDR 0x40000000
  172. #define SICRH_SDDROE 0x20000000
  173. #define SICRH_IRQ3 0x10000000
  174. #define SICRH_UC1EOBI 0x00000004
  175. #define SICRH_UC2E1OBI 0x00000002
  176. #define SICRH_UC2E2OBI 0x00000001
  177. #elif defined(CONFIG_MPC832x)
  178. /* SICRL bits - MPC832x specific */
  179. #define SICRL_LDP_LCS_A 0x80000000
  180. #define SICRL_IRQ_CKS 0x20000000
  181. #define SICRL_PCI_MSRC 0x10000000
  182. #define SICRL_URT_CTPR 0x06000000
  183. #define SICRL_IRQ_CTPR 0x00C00000
  184. #elif defined(CONFIG_MPC8313)
  185. /* SICRL bits - MPC8313 specific */
  186. #define SICRL_LBC 0x30000000
  187. #define SICRL_UART 0x0C000000
  188. #define SICRL_SPI_A 0x03000000
  189. #define SICRL_SPI_B 0x00C00000
  190. #define SICRL_SPI_C 0x00300000
  191. #define SICRL_SPI_D 0x000C0000
  192. #define SICRL_USBDR_11 0x00000C00
  193. #define SICRL_USBDR_10 0x00000800
  194. #define SICRL_USBDR_01 0x00000400
  195. #define SICRL_USBDR_00 0x00000000
  196. #define SICRL_ETSEC1_A 0x0000000C
  197. #define SICRL_ETSEC2_A 0x00000003
  198. /* SICRH bits - MPC8313 specific */
  199. #define SICRH_INTR_A 0x02000000
  200. #define SICRH_INTR_B 0x00C00000
  201. #define SICRH_IIC 0x00300000
  202. #define SICRH_ETSEC2_B 0x000C0000
  203. #define SICRH_ETSEC2_C 0x00030000
  204. #define SICRH_ETSEC2_D 0x0000C000
  205. #define SICRH_ETSEC2_E 0x00003000
  206. #define SICRH_ETSEC2_F 0x00000C00
  207. #define SICRH_ETSEC2_G 0x00000300
  208. #define SICRH_ETSEC1_B 0x00000080
  209. #define SICRH_ETSEC1_C 0x00000060
  210. #define SICRH_GTX1_DLY 0x00000008
  211. #define SICRH_GTX2_DLY 0x00000004
  212. #define SICRH_TSOBI1 0x00000002
  213. #define SICRH_TSOBI2 0x00000001
  214. #elif defined(CONFIG_MPC8315)
  215. /* SICRL bits - MPC8315 specific */
  216. #define SICRL_DMA_CH0 0xc0000000
  217. #define SICRL_DMA_SPI 0x30000000
  218. #define SICRL_UART 0x0c000000
  219. #define SICRL_IRQ4 0x02000000
  220. #define SICRL_IRQ5 0x01800000
  221. #define SICRL_IRQ6_7 0x00400000
  222. #define SICRL_IIC1 0x00300000
  223. #define SICRL_TDM 0x000c0000
  224. #define SICRL_TDM_SHARED 0x00030000
  225. #define SICRL_PCI_A 0x0000c000
  226. #define SICRL_ELBC_A 0x00003000
  227. #define SICRL_ETSEC1_A 0x000000c0
  228. #define SICRL_ETSEC1_B 0x00000030
  229. #define SICRL_ETSEC1_C 0x0000000c
  230. #define SICRL_TSEXPOBI 0x00000001
  231. /* SICRH bits - MPC8315 specific */
  232. #define SICRH_GPIO_0 0xc0000000
  233. #define SICRH_GPIO_1 0x30000000
  234. #define SICRH_GPIO_2 0x0c000000
  235. #define SICRH_GPIO_3 0x03000000
  236. #define SICRH_GPIO_4 0x00c00000
  237. #define SICRH_GPIO_5 0x00300000
  238. #define SICRH_GPIO_6 0x000c0000
  239. #define SICRH_GPIO_7 0x00030000
  240. #define SICRH_GPIO_8 0x0000c000
  241. #define SICRH_GPIO_9 0x00003000
  242. #define SICRH_GPIO_10 0x00000c00
  243. #define SICRH_GPIO_11 0x00000300
  244. #define SICRH_ETSEC2_A 0x000000c0
  245. #define SICRH_TSOBI1 0x00000002
  246. #define SICRH_TSOBI2 0x00000001
  247. #elif defined(CONFIG_MPC837x)
  248. /* SICRL bits - MPC837x specific */
  249. #define SICRL_USB_A 0xC0000000
  250. #define SICRL_USB_B 0x30000000
  251. #define SICRL_USB_B_SD 0x20000000
  252. #define SICRL_UART 0x0C000000
  253. #define SICRL_GPIO_A 0x02000000
  254. #define SICRL_GPIO_B 0x01000000
  255. #define SICRL_GPIO_C 0x00800000
  256. #define SICRL_GPIO_D 0x00400000
  257. #define SICRL_GPIO_E 0x00200000
  258. #define SICRL_GPIO_F 0x00180000
  259. #define SICRL_GPIO_G 0x00040000
  260. #define SICRL_GPIO_H 0x00020000
  261. #define SICRL_GPIO_I 0x00010000
  262. #define SICRL_GPIO_J 0x00008000
  263. #define SICRL_GPIO_K 0x00004000
  264. #define SICRL_GPIO_L 0x00003000
  265. #define SICRL_DMA_A 0x00000800
  266. #define SICRL_DMA_B 0x00000400
  267. #define SICRL_DMA_C 0x00000200
  268. #define SICRL_DMA_D 0x00000100
  269. #define SICRL_DMA_E 0x00000080
  270. #define SICRL_DMA_F 0x00000040
  271. #define SICRL_DMA_G 0x00000020
  272. #define SICRL_DMA_H 0x00000010
  273. #define SICRL_DMA_I 0x00000008
  274. #define SICRL_DMA_J 0x00000004
  275. #define SICRL_LDP_A 0x00000002
  276. #define SICRL_LDP_B 0x00000001
  277. /* SICRH bits - MPC837x specific */
  278. #define SICRH_DDR 0x80000000
  279. #define SICRH_TSEC1_A 0x10000000
  280. #define SICRH_TSEC1_B 0x08000000
  281. #define SICRH_TSEC2_A 0x00400000
  282. #define SICRH_TSEC2_B 0x00200000
  283. #define SICRH_TSEC2_C 0x00100000
  284. #define SICRH_TSEC2_D 0x00080000
  285. #define SICRH_TSEC2_E 0x00040000
  286. #define SICRH_TMR 0x00010000
  287. #define SICRH_GPIO2_A 0x00008000
  288. #define SICRH_GPIO2_B 0x00004000
  289. #define SICRH_GPIO2_C 0x00002000
  290. #define SICRH_GPIO2_D 0x00001000
  291. #define SICRH_GPIO2_E 0x00000C00
  292. #define SICRH_GPIO2_E_SD 0x00000800
  293. #define SICRH_GPIO2_F 0x00000300
  294. #define SICRH_GPIO2_G 0x000000C0
  295. #define SICRH_GPIO2_H 0x00000030
  296. #define SICRH_SPI 0x00000003
  297. #define SICRH_SPI_SD 0x00000001
  298. #elif defined(CONFIG_MPC8308)
  299. /* SICRL bits - MPC8308 specific */
  300. #define SICRL_SPI_PF0 (0 << 28)
  301. #define SICRL_SPI_PF1 (1 << 28)
  302. #define SICRL_SPI_PF3 (3 << 28)
  303. #define SICRL_UART_PF0 (0 << 26)
  304. #define SICRL_UART_PF1 (1 << 26)
  305. #define SICRL_UART_PF3 (3 << 26)
  306. #define SICRL_IRQ_PF0 (0 << 24)
  307. #define SICRL_IRQ_PF1 (1 << 24)
  308. #define SICRL_I2C2_PF0 (0 << 20)
  309. #define SICRL_I2C2_PF1 (1 << 20)
  310. #define SICRL_ETSEC1_TX_CLK (0 << 6)
  311. #define SICRL_ETSEC1_GTX_CLK125 (1 << 6)
  312. /* SICRH bits - MPC8308 specific */
  313. #define SICRH_ESDHC_A_SD (0 << 30)
  314. #define SICRH_ESDHC_A_GTM (1 << 30)
  315. #define SICRH_ESDHC_A_GPIO (3 << 30)
  316. #define SICRH_ESDHC_B_SD (0 << 28)
  317. #define SICRH_ESDHC_B_GTM (1 << 28)
  318. #define SICRH_ESDHC_B_GPIO (3 << 28)
  319. #define SICRH_ESDHC_C_SD (0 << 26)
  320. #define SICRH_ESDHC_C_GTM (1 << 26)
  321. #define SICRH_ESDHC_C_GPIO (3 << 26)
  322. #define SICRH_GPIO_A_GPIO (0 << 24)
  323. #define SICRH_GPIO_A_TSEC2 (1 << 24)
  324. #define SICRH_GPIO_B_GPIO (0 << 22)
  325. #define SICRH_GPIO_B_TSEC2_TX_CLK (1 << 22)
  326. #define SICRH_GPIO_B_TSEC2_GTX_CLK125 (2 << 22)
  327. #define SICRH_IEEE1588_A_TMR (1 << 20)
  328. #define SICRH_IEEE1588_A_GPIO (3 << 20)
  329. #define SICRH_USB (1 << 18)
  330. #define SICRH_GTM_GTM (1 << 16)
  331. #define SICRH_GTM_GPIO (3 << 16)
  332. #define SICRH_IEEE1588_B_TMR (1 << 14)
  333. #define SICRH_IEEE1588_B_GPIO (3 << 14)
  334. #define SICRH_ETSEC2_CRS (1 << 12)
  335. #define SICRH_ETSEC2_GPIO (3 << 12)
  336. #define SICRH_GPIOSEL_0 (0 << 8)
  337. #define SICRH_GPIOSEL_1 (1 << 8)
  338. #define SICRH_TMROBI_V3P3 (0 << 4)
  339. #define SICRH_TMROBI_V2P5 (1 << 4)
  340. #define SICRH_TSOBI1_V3P3 (0 << 1)
  341. #define SICRH_TSOBI1_V2P5 (1 << 1)
  342. #define SICRH_TSOBI2_V3P3 (0 << 0)
  343. #define SICRH_TSOBI2_V2P5 (1 << 0)
  344. #endif
  345. /* SWCRR - System Watchdog Control Register
  346. */
  347. #define SWCRR 0x0204 /* Register offset to immr */
  348. #define SWCRR_SWTC 0xFFFF0000 /* Software Watchdog Time Count */
  349. #define SWCRR_SWEN 0x00000004 /* Watchdog Enable bit */
  350. #define SWCRR_SWRI 0x00000002 /* Software Watchdog Reset/Interrupt Select bit */
  351. #define SWCRR_SWPR 0x00000001 /* Software Watchdog Counter Prescale bit */
  352. #define SWCRR_RES ~(SWCRR_SWTC | SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR)
  353. /* SWCNR - System Watchdog Counter Register
  354. */
  355. #define SWCNR 0x0208 /* Register offset to immr */
  356. #define SWCNR_SWCN 0x0000FFFF /* Software Watchdog Count mask */
  357. #define SWCNR_RES ~(SWCNR_SWCN)
  358. /* SWSRR - System Watchdog Service Register
  359. */
  360. #define SWSRR 0x020E /* Register offset to immr */
  361. /* ACR - Arbiter Configuration Register
  362. */
  363. #define ACR_COREDIS 0x10000000 /* Core disable */
  364. #define ACR_COREDIS_SHIFT (31-7)
  365. #define ACR_PIPE_DEP 0x00070000 /* Pipeline depth */
  366. #define ACR_PIPE_DEP_SHIFT (31-15)
  367. #define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count */
  368. #define ACR_PCI_RPTCNT_SHIFT (31-19)
  369. #define ACR_RPTCNT 0x00000700 /* Repeat count */
  370. #define ACR_RPTCNT_SHIFT (31-23)
  371. #define ACR_APARK 0x00000030 /* Address parking */
  372. #define ACR_APARK_SHIFT (31-27)
  373. #define ACR_PARKM 0x0000000F /* Parking master */
  374. #define ACR_PARKM_SHIFT (31-31)
  375. /* ATR - Arbiter Timers Register
  376. */
  377. #define ATR_DTO 0x00FF0000 /* Data time out */
  378. #define ATR_DTO_SHIFT 16
  379. #define ATR_ATO 0x000000FF /* Address time out */
  380. #define ATR_ATO_SHIFT 0
  381. /* AER - Arbiter Event Register
  382. */
  383. #define AER_ETEA 0x00000020 /* Transfer error */
  384. #define AER_RES 0x00000010 /* Reserved transfer type */
  385. #define AER_ECW 0x00000008 /* External control word transfer type */
  386. #define AER_AO 0x00000004 /* Address Only transfer type */
  387. #define AER_DTO 0x00000002 /* Data time out */
  388. #define AER_ATO 0x00000001 /* Address time out */
  389. /* AEATR - Arbiter Event Address Register
  390. */
  391. #define AEATR_EVENT 0x07000000 /* Event type */
  392. #define AEATR_EVENT_SHIFT 24
  393. #define AEATR_MSTR_ID 0x001F0000 /* Master Id */
  394. #define AEATR_MSTR_ID_SHIFT 16
  395. #define AEATR_TBST 0x00000800 /* Transfer burst */
  396. #define AEATR_TBST_SHIFT 11
  397. #define AEATR_TSIZE 0x00000700 /* Transfer Size */
  398. #define AEATR_TSIZE_SHIFT 8
  399. #define AEATR_TTYPE 0x0000001F /* Transfer Type */
  400. #define AEATR_TTYPE_SHIFT 0
  401. /* HRCWL - Hard Reset Configuration Word Low
  402. */
  403. #define HRCWL_LBIUCM 0x80000000
  404. #define HRCWL_LBIUCM_SHIFT 31
  405. #define HRCWL_LCL_BUS_TO_SCB_CLK_1X1 0x00000000
  406. #define HRCWL_LCL_BUS_TO_SCB_CLK_2X1 0x80000000
  407. #define HRCWL_DDRCM 0x40000000
  408. #define HRCWL_DDRCM_SHIFT 30
  409. #define HRCWL_DDR_TO_SCB_CLK_1X1 0x00000000
  410. #define HRCWL_DDR_TO_SCB_CLK_2X1 0x40000000
  411. #define HRCWL_SPMF 0x0f000000
  412. #define HRCWL_SPMF_SHIFT 24
  413. #define HRCWL_CSB_TO_CLKIN_16X1 0x00000000
  414. #define HRCWL_CSB_TO_CLKIN_1X1 0x01000000
  415. #define HRCWL_CSB_TO_CLKIN_2X1 0x02000000
  416. #define HRCWL_CSB_TO_CLKIN_3X1 0x03000000
  417. #define HRCWL_CSB_TO_CLKIN_4X1 0x04000000
  418. #define HRCWL_CSB_TO_CLKIN_5X1 0x05000000
  419. #define HRCWL_CSB_TO_CLKIN_6X1 0x06000000
  420. #define HRCWL_CSB_TO_CLKIN_7X1 0x07000000
  421. #define HRCWL_CSB_TO_CLKIN_8X1 0x08000000
  422. #define HRCWL_CSB_TO_CLKIN_9X1 0x09000000
  423. #define HRCWL_CSB_TO_CLKIN_10X1 0x0A000000
  424. #define HRCWL_CSB_TO_CLKIN_11X1 0x0B000000
  425. #define HRCWL_CSB_TO_CLKIN_12X1 0x0C000000
  426. #define HRCWL_CSB_TO_CLKIN_13X1 0x0D000000
  427. #define HRCWL_CSB_TO_CLKIN_14X1 0x0E000000
  428. #define HRCWL_CSB_TO_CLKIN_15X1 0x0F000000
  429. #define HRCWL_VCO_BYPASS 0x00000000
  430. #define HRCWL_VCO_1X2 0x00000000
  431. #define HRCWL_VCO_1X4 0x00200000
  432. #define HRCWL_VCO_1X8 0x00400000
  433. #define HRCWL_COREPLL 0x007F0000
  434. #define HRCWL_COREPLL_SHIFT 16
  435. #define HRCWL_CORE_TO_CSB_BYPASS 0x00000000
  436. #define HRCWL_CORE_TO_CSB_1X1 0x00020000
  437. #define HRCWL_CORE_TO_CSB_1_5X1 0x00030000
  438. #define HRCWL_CORE_TO_CSB_2X1 0x00040000
  439. #define HRCWL_CORE_TO_CSB_2_5X1 0x00050000
  440. #define HRCWL_CORE_TO_CSB_3X1 0x00060000
  441. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832x)
  442. #define HRCWL_CEVCOD 0x000000C0
  443. #define HRCWL_CEVCOD_SHIFT 6
  444. #define HRCWL_CE_PLL_VCO_DIV_4 0x00000000
  445. #define HRCWL_CE_PLL_VCO_DIV_8 0x00000040
  446. #define HRCWL_CE_PLL_VCO_DIV_2 0x00000080
  447. #define HRCWL_CEPDF 0x00000020
  448. #define HRCWL_CEPDF_SHIFT 5
  449. #define HRCWL_CE_PLL_DIV_1X1 0x00000000
  450. #define HRCWL_CE_PLL_DIV_2X1 0x00000020
  451. #define HRCWL_CEPMF 0x0000001F
  452. #define HRCWL_CEPMF_SHIFT 0
  453. #define HRCWL_CE_TO_PLL_1X16_ 0x00000000
  454. #define HRCWL_CE_TO_PLL_1X2 0x00000002
  455. #define HRCWL_CE_TO_PLL_1X3 0x00000003
  456. #define HRCWL_CE_TO_PLL_1X4 0x00000004
  457. #define HRCWL_CE_TO_PLL_1X5 0x00000005
  458. #define HRCWL_CE_TO_PLL_1X6 0x00000006
  459. #define HRCWL_CE_TO_PLL_1X7 0x00000007
  460. #define HRCWL_CE_TO_PLL_1X8 0x00000008
  461. #define HRCWL_CE_TO_PLL_1X9 0x00000009
  462. #define HRCWL_CE_TO_PLL_1X10 0x0000000A
  463. #define HRCWL_CE_TO_PLL_1X11 0x0000000B
  464. #define HRCWL_CE_TO_PLL_1X12 0x0000000C
  465. #define HRCWL_CE_TO_PLL_1X13 0x0000000D
  466. #define HRCWL_CE_TO_PLL_1X14 0x0000000E
  467. #define HRCWL_CE_TO_PLL_1X15 0x0000000F
  468. #define HRCWL_CE_TO_PLL_1X16 0x00000010
  469. #define HRCWL_CE_TO_PLL_1X17 0x00000011
  470. #define HRCWL_CE_TO_PLL_1X18 0x00000012
  471. #define HRCWL_CE_TO_PLL_1X19 0x00000013
  472. #define HRCWL_CE_TO_PLL_1X20 0x00000014
  473. #define HRCWL_CE_TO_PLL_1X21 0x00000015
  474. #define HRCWL_CE_TO_PLL_1X22 0x00000016
  475. #define HRCWL_CE_TO_PLL_1X23 0x00000017
  476. #define HRCWL_CE_TO_PLL_1X24 0x00000018
  477. #define HRCWL_CE_TO_PLL_1X25 0x00000019
  478. #define HRCWL_CE_TO_PLL_1X26 0x0000001A
  479. #define HRCWL_CE_TO_PLL_1X27 0x0000001B
  480. #define HRCWL_CE_TO_PLL_1X28 0x0000001C
  481. #define HRCWL_CE_TO_PLL_1X29 0x0000001D
  482. #define HRCWL_CE_TO_PLL_1X30 0x0000001E
  483. #define HRCWL_CE_TO_PLL_1X31 0x0000001F
  484. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
  485. #define HRCWL_SVCOD 0x30000000
  486. #define HRCWL_SVCOD_SHIFT 28
  487. #define HRCWL_SVCOD_DIV_2 0x00000000
  488. #define HRCWL_SVCOD_DIV_4 0x10000000
  489. #define HRCWL_SVCOD_DIV_8 0x20000000
  490. #define HRCWL_SVCOD_DIV_1 0x30000000
  491. #elif defined(CONFIG_MPC837x)
  492. #define HRCWL_SVCOD 0x30000000
  493. #define HRCWL_SVCOD_SHIFT 28
  494. #define HRCWL_SVCOD_DIV_4 0x00000000
  495. #define HRCWL_SVCOD_DIV_8 0x10000000
  496. #define HRCWL_SVCOD_DIV_2 0x20000000
  497. #define HRCWL_SVCOD_DIV_1 0x30000000
  498. #endif
  499. /* HRCWH - Hardware Reset Configuration Word High
  500. */
  501. #define HRCWH_PCI_HOST 0x80000000
  502. #define HRCWH_PCI_HOST_SHIFT 31
  503. #define HRCWH_PCI_AGENT 0x00000000
  504. #if defined(CONFIG_MPC834x)
  505. #define HRCWH_32_BIT_PCI 0x00000000
  506. #define HRCWH_64_BIT_PCI 0x40000000
  507. #endif
  508. #define HRCWH_PCI1_ARBITER_DISABLE 0x00000000
  509. #define HRCWH_PCI1_ARBITER_ENABLE 0x20000000
  510. #define HRCWH_PCI_ARBITER_DISABLE 0x00000000
  511. #define HRCWH_PCI_ARBITER_ENABLE 0x20000000
  512. #if defined(CONFIG_MPC834x)
  513. #define HRCWH_PCI2_ARBITER_DISABLE 0x00000000
  514. #define HRCWH_PCI2_ARBITER_ENABLE 0x10000000
  515. #elif defined(CONFIG_MPC8360)
  516. #define HRCWH_PCICKDRV_DISABLE 0x00000000
  517. #define HRCWH_PCICKDRV_ENABLE 0x10000000
  518. #endif
  519. #define HRCWH_CORE_DISABLE 0x08000000
  520. #define HRCWH_CORE_ENABLE 0x00000000
  521. #define HRCWH_FROM_0X00000100 0x00000000
  522. #define HRCWH_FROM_0XFFF00100 0x04000000
  523. #define HRCWH_BOOTSEQ_DISABLE 0x00000000
  524. #define HRCWH_BOOTSEQ_NORMAL 0x01000000
  525. #define HRCWH_BOOTSEQ_EXTENDED 0x02000000
  526. #define HRCWH_SW_WATCHDOG_DISABLE 0x00000000
  527. #define HRCWH_SW_WATCHDOG_ENABLE 0x00800000
  528. #define HRCWH_ROM_LOC_DDR_SDRAM 0x00000000
  529. #define HRCWH_ROM_LOC_PCI1 0x00100000
  530. #if defined(CONFIG_MPC834x)
  531. #define HRCWH_ROM_LOC_PCI2 0x00200000
  532. #endif
  533. #if defined(CONFIG_MPC837x)
  534. #define HRCWH_ROM_LOC_ON_CHIP_ROM 0x00300000
  535. #endif
  536. #define HRCWH_ROM_LOC_LOCAL_8BIT 0x00500000
  537. #define HRCWH_ROM_LOC_LOCAL_16BIT 0x00600000
  538. #define HRCWH_ROM_LOC_LOCAL_32BIT 0x00700000
  539. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  540. defined(CONFIG_MPC837x)
  541. #define HRCWH_ROM_LOC_NAND_SP_8BIT 0x00100000
  542. #define HRCWH_ROM_LOC_NAND_SP_16BIT 0x00200000
  543. #define HRCWH_ROM_LOC_NAND_LP_8BIT 0x00500000
  544. #define HRCWH_ROM_LOC_NAND_LP_16BIT 0x00600000
  545. #define HRCWH_RL_EXT_LEGACY 0x00000000
  546. #define HRCWH_RL_EXT_NAND 0x00040000
  547. #define HRCWH_TSEC1M_MASK 0x0000E000
  548. #define HRCWH_TSEC1M_IN_MII 0x00000000
  549. #define HRCWH_TSEC1M_IN_RMII 0x00002000
  550. #define HRCWH_TSEC1M_IN_RGMII 0x00006000
  551. #define HRCWH_TSEC1M_IN_RTBI 0x0000A000
  552. #define HRCWH_TSEC1M_IN_SGMII 0x0000C000
  553. #define HRCWH_TSEC2M_MASK 0x00001C00
  554. #define HRCWH_TSEC2M_IN_MII 0x00000000
  555. #define HRCWH_TSEC2M_IN_RMII 0x00000400
  556. #define HRCWH_TSEC2M_IN_RGMII 0x00000C00
  557. #define HRCWH_TSEC2M_IN_RTBI 0x00001400
  558. #define HRCWH_TSEC2M_IN_SGMII 0x00001800
  559. #endif
  560. #if defined(CONFIG_MPC834x)
  561. #define HRCWH_TSEC1M_IN_RGMII 0x00000000
  562. #define HRCWH_TSEC1M_IN_RTBI 0x00004000
  563. #define HRCWH_TSEC1M_IN_GMII 0x00008000
  564. #define HRCWH_TSEC1M_IN_TBI 0x0000C000
  565. #define HRCWH_TSEC2M_IN_RGMII 0x00000000
  566. #define HRCWH_TSEC2M_IN_RTBI 0x00001000
  567. #define HRCWH_TSEC2M_IN_GMII 0x00002000
  568. #define HRCWH_TSEC2M_IN_TBI 0x00003000
  569. #endif
  570. #if defined(CONFIG_MPC8360)
  571. #define HRCWH_SECONDARY_DDR_DISABLE 0x00000000
  572. #define HRCWH_SECONDARY_DDR_ENABLE 0x00000010
  573. #endif
  574. #define HRCWH_BIG_ENDIAN 0x00000000
  575. #define HRCWH_LITTLE_ENDIAN 0x00000008
  576. #define HRCWH_LALE_NORMAL 0x00000000
  577. #define HRCWH_LALE_EARLY 0x00000004
  578. #define HRCWH_LDP_SET 0x00000000
  579. #define HRCWH_LDP_CLEAR 0x00000002
  580. /* RSR - Reset Status Register
  581. */
  582. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  583. defined(CONFIG_MPC837x)
  584. #define RSR_RSTSRC 0xF0000000 /* Reset source */
  585. #define RSR_RSTSRC_SHIFT 28
  586. #else
  587. #define RSR_RSTSRC 0xE0000000 /* Reset source */
  588. #define RSR_RSTSRC_SHIFT 29
  589. #endif
  590. #define RSR_BSF 0x00010000 /* Boot seq. fail */
  591. #define RSR_BSF_SHIFT 16
  592. #define RSR_SWSR 0x00002000 /* software soft reset */
  593. #define RSR_SWSR_SHIFT 13
  594. #define RSR_SWHR 0x00001000 /* software hard reset */
  595. #define RSR_SWHR_SHIFT 12
  596. #define RSR_JHRS 0x00000200 /* jtag hreset */
  597. #define RSR_JHRS_SHIFT 9
  598. #define RSR_JSRS 0x00000100 /* jtag sreset status */
  599. #define RSR_JSRS_SHIFT 8
  600. #define RSR_CSHR 0x00000010 /* checkstop reset status */
  601. #define RSR_CSHR_SHIFT 4
  602. #define RSR_SWRS 0x00000008 /* software watchdog reset status */
  603. #define RSR_SWRS_SHIFT 3
  604. #define RSR_BMRS 0x00000004 /* bus monitop reset status */
  605. #define RSR_BMRS_SHIFT 2
  606. #define RSR_SRS 0x00000002 /* soft reset status */
  607. #define RSR_SRS_SHIFT 1
  608. #define RSR_HRS 0x00000001 /* hard reset status */
  609. #define RSR_HRS_SHIFT 0
  610. #define RSR_RES ~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | RSR_SWHR |\
  611. RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS |\
  612. RSR_BMRS | RSR_SRS | RSR_HRS)
  613. /* RMR - Reset Mode Register
  614. */
  615. #define RMR_CSRE 0x00000001 /* checkstop reset enable */
  616. #define RMR_CSRE_SHIFT 0
  617. #define RMR_RES ~(RMR_CSRE)
  618. /* RCR - Reset Control Register
  619. */
  620. #define RCR_SWHR 0x00000002 /* software hard reset */
  621. #define RCR_SWSR 0x00000001 /* software soft reset */
  622. #define RCR_RES ~(RCR_SWHR | RCR_SWSR)
  623. /* RCER - Reset Control Enable Register
  624. */
  625. #define RCER_CRE 0x00000001 /* software hard reset */
  626. #define RCER_RES ~(RCER_CRE)
  627. /* SPMR - System PLL Mode Register
  628. */
  629. #define SPMR_LBIUCM 0x80000000
  630. #define SPMR_LBIUCM_SHIFT 31
  631. #define SPMR_DDRCM 0x40000000
  632. #define SPMR_DDRCM_SHIFT 30
  633. #define SPMR_SPMF 0x0F000000
  634. #define SPMR_SPMF_SHIFT 24
  635. #define SPMR_CKID 0x00800000
  636. #define SPMR_CKID_SHIFT 23
  637. #define SPMR_COREPLL 0x007F0000
  638. #define SPMR_COREPLL_SHIFT 16
  639. #define SPMR_CEVCOD 0x000000C0
  640. #define SPMR_CEVCOD_SHIFT 6
  641. #define SPMR_CEPDF 0x00000020
  642. #define SPMR_CEPDF_SHIFT 5
  643. #define SPMR_CEPMF 0x0000001F
  644. #define SPMR_CEPMF_SHIFT 0
  645. /* OCCR - Output Clock Control Register
  646. */
  647. #define OCCR_PCICOE0 0x80000000
  648. #define OCCR_PCICOE1 0x40000000
  649. #define OCCR_PCICOE2 0x20000000
  650. #define OCCR_PCICOE3 0x10000000
  651. #define OCCR_PCICOE4 0x08000000
  652. #define OCCR_PCICOE5 0x04000000
  653. #define OCCR_PCICOE6 0x02000000
  654. #define OCCR_PCICOE7 0x01000000
  655. #define OCCR_PCICD0 0x00800000
  656. #define OCCR_PCICD1 0x00400000
  657. #define OCCR_PCICD2 0x00200000
  658. #define OCCR_PCICD3 0x00100000
  659. #define OCCR_PCICD4 0x00080000
  660. #define OCCR_PCICD5 0x00040000
  661. #define OCCR_PCICD6 0x00020000
  662. #define OCCR_PCICD7 0x00010000
  663. #define OCCR_PCI1CR 0x00000002
  664. #define OCCR_PCI2CR 0x00000001
  665. #define OCCR_PCICR OCCR_PCI1CR
  666. /* SCCR - System Clock Control Register
  667. */
  668. #define SCCR_ENCCM 0x03000000
  669. #define SCCR_ENCCM_SHIFT 24
  670. #define SCCR_ENCCM_0 0x00000000
  671. #define SCCR_ENCCM_1 0x01000000
  672. #define SCCR_ENCCM_2 0x02000000
  673. #define SCCR_ENCCM_3 0x03000000
  674. #define SCCR_PCICM 0x00010000
  675. #define SCCR_PCICM_SHIFT 16
  676. #if defined(CONFIG_MPC834x)
  677. /* SCCR bits - MPC834x specific */
  678. #define SCCR_TSEC1CM 0xc0000000
  679. #define SCCR_TSEC1CM_SHIFT 30
  680. #define SCCR_TSEC1CM_0 0x00000000
  681. #define SCCR_TSEC1CM_1 0x40000000
  682. #define SCCR_TSEC1CM_2 0x80000000
  683. #define SCCR_TSEC1CM_3 0xC0000000
  684. #define SCCR_TSEC2CM 0x30000000
  685. #define SCCR_TSEC2CM_SHIFT 28
  686. #define SCCR_TSEC2CM_0 0x00000000
  687. #define SCCR_TSEC2CM_1 0x10000000
  688. #define SCCR_TSEC2CM_2 0x20000000
  689. #define SCCR_TSEC2CM_3 0x30000000
  690. /* The MPH must have the same clock ratio as DR, unless its clock disabled */
  691. #define SCCR_USBMPHCM 0x00c00000
  692. #define SCCR_USBMPHCM_SHIFT 22
  693. #define SCCR_USBDRCM 0x00300000
  694. #define SCCR_USBDRCM_SHIFT 20
  695. #define SCCR_USBCM 0x00f00000
  696. #define SCCR_USBCM_SHIFT 20
  697. #define SCCR_USBCM_0 0x00000000
  698. #define SCCR_USBCM_1 0x00500000
  699. #define SCCR_USBCM_2 0x00A00000
  700. #define SCCR_USBCM_3 0x00F00000
  701. #elif defined(CONFIG_MPC8313)
  702. /* TSEC1 bits are for TSEC2 as well */
  703. #define SCCR_TSEC1CM 0xc0000000
  704. #define SCCR_TSEC1CM_SHIFT 30
  705. #define SCCR_TSEC1CM_0 0x00000000
  706. #define SCCR_TSEC1CM_1 0x40000000
  707. #define SCCR_TSEC1CM_2 0x80000000
  708. #define SCCR_TSEC1CM_3 0xC0000000
  709. #define SCCR_TSEC1ON 0x20000000
  710. #define SCCR_TSEC1ON_SHIFT 29
  711. #define SCCR_TSEC2ON 0x10000000
  712. #define SCCR_TSEC2ON_SHIFT 28
  713. #define SCCR_USBDRCM 0x00300000
  714. #define SCCR_USBDRCM_SHIFT 20
  715. #define SCCR_USBDRCM_0 0x00000000
  716. #define SCCR_USBDRCM_1 0x00100000
  717. #define SCCR_USBDRCM_2 0x00200000
  718. #define SCCR_USBDRCM_3 0x00300000
  719. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
  720. /* SCCR bits - MPC8315/MPC8308 specific */
  721. #define SCCR_TSEC1CM 0xc0000000
  722. #define SCCR_TSEC1CM_SHIFT 30
  723. #define SCCR_TSEC1CM_0 0x00000000
  724. #define SCCR_TSEC1CM_1 0x40000000
  725. #define SCCR_TSEC1CM_2 0x80000000
  726. #define SCCR_TSEC1CM_3 0xC0000000
  727. #define SCCR_TSEC2CM 0x30000000
  728. #define SCCR_TSEC2CM_SHIFT 28
  729. #define SCCR_TSEC2CM_0 0x00000000
  730. #define SCCR_TSEC2CM_1 0x10000000
  731. #define SCCR_TSEC2CM_2 0x20000000
  732. #define SCCR_TSEC2CM_3 0x30000000
  733. #define SCCR_SDHCCM 0x0c000000
  734. #define SCCR_SDHCCM_SHIFT 26
  735. #define SCCR_SDHCCM_0 0x00000000
  736. #define SCCR_SDHCCM_1 0x04000000
  737. #define SCCR_SDHCCM_2 0x08000000
  738. #define SCCR_SDHCCM_3 0x0c000000
  739. #define SCCR_USBDRCM 0x00c00000
  740. #define SCCR_USBDRCM_SHIFT 22
  741. #define SCCR_USBDRCM_0 0x00000000
  742. #define SCCR_USBDRCM_1 0x00400000
  743. #define SCCR_USBDRCM_2 0x00800000
  744. #define SCCR_USBDRCM_3 0x00c00000
  745. #define SCCR_SATA1CM 0x00003000
  746. #define SCCR_SATA1CM_SHIFT 12
  747. #define SCCR_SATACM 0x00003c00
  748. #define SCCR_SATACM_SHIFT 10
  749. #define SCCR_SATACM_0 0x00000000
  750. #define SCCR_SATACM_1 0x00001400
  751. #define SCCR_SATACM_2 0x00002800
  752. #define SCCR_SATACM_3 0x00003c00
  753. #define SCCR_TDMCM 0x00000030
  754. #define SCCR_TDMCM_SHIFT 4
  755. #define SCCR_TDMCM_0 0x00000000
  756. #define SCCR_TDMCM_1 0x00000010
  757. #define SCCR_TDMCM_2 0x00000020
  758. #define SCCR_TDMCM_3 0x00000030
  759. #elif defined(CONFIG_MPC837x)
  760. /* SCCR bits - MPC837x specific */
  761. #define SCCR_TSEC1CM 0xc0000000
  762. #define SCCR_TSEC1CM_SHIFT 30
  763. #define SCCR_TSEC1CM_0 0x00000000
  764. #define SCCR_TSEC1CM_1 0x40000000
  765. #define SCCR_TSEC1CM_2 0x80000000
  766. #define SCCR_TSEC1CM_3 0xC0000000
  767. #define SCCR_TSEC2CM 0x30000000
  768. #define SCCR_TSEC2CM_SHIFT 28
  769. #define SCCR_TSEC2CM_0 0x00000000
  770. #define SCCR_TSEC2CM_1 0x10000000
  771. #define SCCR_TSEC2CM_2 0x20000000
  772. #define SCCR_TSEC2CM_3 0x30000000
  773. #define SCCR_SDHCCM 0x0c000000
  774. #define SCCR_SDHCCM_SHIFT 26
  775. #define SCCR_SDHCCM_0 0x00000000
  776. #define SCCR_SDHCCM_1 0x04000000
  777. #define SCCR_SDHCCM_2 0x08000000
  778. #define SCCR_SDHCCM_3 0x0c000000
  779. #define SCCR_USBDRCM 0x00c00000
  780. #define SCCR_USBDRCM_SHIFT 22
  781. #define SCCR_USBDRCM_0 0x00000000
  782. #define SCCR_USBDRCM_1 0x00400000
  783. #define SCCR_USBDRCM_2 0x00800000
  784. #define SCCR_USBDRCM_3 0x00c00000
  785. /* All of the four SATA controllers must have the same clock ratio */
  786. #define SCCR_SATA1CM 0x000000c0
  787. #define SCCR_SATA1CM_SHIFT 6
  788. #define SCCR_SATACM 0x000000ff
  789. #define SCCR_SATACM_SHIFT 0
  790. #define SCCR_SATACM_0 0x00000000
  791. #define SCCR_SATACM_1 0x00000055
  792. #define SCCR_SATACM_2 0x000000aa
  793. #define SCCR_SATACM_3 0x000000ff
  794. #endif
  795. #define SCCR_PCIEXP1CM 0x00300000
  796. #define SCCR_PCIEXP1CM_SHIFT 20
  797. #define SCCR_PCIEXP1CM_0 0x00000000
  798. #define SCCR_PCIEXP1CM_1 0x00100000
  799. #define SCCR_PCIEXP1CM_2 0x00200000
  800. #define SCCR_PCIEXP1CM_3 0x00300000
  801. #define SCCR_PCIEXP2CM 0x000c0000
  802. #define SCCR_PCIEXP2CM_SHIFT 18
  803. #define SCCR_PCIEXP2CM_0 0x00000000
  804. #define SCCR_PCIEXP2CM_1 0x00040000
  805. #define SCCR_PCIEXP2CM_2 0x00080000
  806. #define SCCR_PCIEXP2CM_3 0x000c0000
  807. /* CSn_BDNS - Chip Select memory Bounds Register
  808. */
  809. #define CSBNDS_SA 0x00FF0000
  810. #define CSBNDS_SA_SHIFT 8
  811. #define CSBNDS_EA 0x000000FF
  812. #define CSBNDS_EA_SHIFT 24
  813. /* CSn_CONFIG - Chip Select Configuration Register
  814. */
  815. #define CSCONFIG_EN 0x80000000
  816. #define CSCONFIG_AP 0x00800000
  817. #define CSCONFIG_ODT_WR_ACS 0x00010000
  818. #if defined(CONFIG_MPC832x)
  819. #define CSCONFIG_ODT_WR_CFG 0x00040000
  820. #endif
  821. #define CSCONFIG_BANK_BIT_3 0x00004000
  822. #define CSCONFIG_ROW_BIT 0x00000700
  823. #define CSCONFIG_ROW_BIT_12 0x00000000
  824. #define CSCONFIG_ROW_BIT_13 0x00000100
  825. #define CSCONFIG_ROW_BIT_14 0x00000200
  826. #define CSCONFIG_COL_BIT 0x00000007
  827. #define CSCONFIG_COL_BIT_8 0x00000000
  828. #define CSCONFIG_COL_BIT_9 0x00000001
  829. #define CSCONFIG_COL_BIT_10 0x00000002
  830. #define CSCONFIG_COL_BIT_11 0x00000003
  831. /* TIMING_CFG_0 - DDR SDRAM Timing Configuration 0
  832. */
  833. #define TIMING_CFG0_RWT 0xC0000000
  834. #define TIMING_CFG0_RWT_SHIFT 30
  835. #define TIMING_CFG0_WRT 0x30000000
  836. #define TIMING_CFG0_WRT_SHIFT 28
  837. #define TIMING_CFG0_RRT 0x0C000000
  838. #define TIMING_CFG0_RRT_SHIFT 26
  839. #define TIMING_CFG0_WWT 0x03000000
  840. #define TIMING_CFG0_WWT_SHIFT 24
  841. #define TIMING_CFG0_ACT_PD_EXIT 0x00700000
  842. #define TIMING_CFG0_ACT_PD_EXIT_SHIFT 20
  843. #define TIMING_CFG0_PRE_PD_EXIT 0x00070000
  844. #define TIMING_CFG0_PRE_PD_EXIT_SHIFT 16
  845. #define TIMING_CFG0_ODT_PD_EXIT 0x00000F00
  846. #define TIMING_CFG0_ODT_PD_EXIT_SHIFT 8
  847. #define TIMING_CFG0_MRS_CYC 0x0000000F
  848. #define TIMING_CFG0_MRS_CYC_SHIFT 0
  849. /* TIMING_CFG_1 - DDR SDRAM Timing Configuration 1
  850. */
  851. #define TIMING_CFG1_PRETOACT 0x70000000
  852. #define TIMING_CFG1_PRETOACT_SHIFT 28
  853. #define TIMING_CFG1_ACTTOPRE 0x0F000000
  854. #define TIMING_CFG1_ACTTOPRE_SHIFT 24
  855. #define TIMING_CFG1_ACTTORW 0x00700000
  856. #define TIMING_CFG1_ACTTORW_SHIFT 20
  857. #define TIMING_CFG1_CASLAT 0x00070000
  858. #define TIMING_CFG1_CASLAT_SHIFT 16
  859. #define TIMING_CFG1_REFREC 0x0000F000
  860. #define TIMING_CFG1_REFREC_SHIFT 12
  861. #define TIMING_CFG1_WRREC 0x00000700
  862. #define TIMING_CFG1_WRREC_SHIFT 8
  863. #define TIMING_CFG1_ACTTOACT 0x00000070
  864. #define TIMING_CFG1_ACTTOACT_SHIFT 4
  865. #define TIMING_CFG1_WRTORD 0x00000007
  866. #define TIMING_CFG1_WRTORD_SHIFT 0
  867. #define TIMING_CFG1_CASLAT_20 0x00030000 /* CAS latency = 2.0 */
  868. #define TIMING_CFG1_CASLAT_25 0x00040000 /* CAS latency = 2.5 */
  869. #define TIMING_CFG1_CASLAT_30 0x00050000 /* CAS latency = 3.0 */
  870. #define TIMING_CFG1_CASLAT_35 0x00060000 /* CAS latency = 3.5 */
  871. #define TIMING_CFG1_CASLAT_40 0x00070000 /* CAS latency = 4.0 */
  872. #define TIMING_CFG1_CASLAT_45 0x00080000 /* CAS latency = 4.5 */
  873. #define TIMING_CFG1_CASLAT_50 0x00090000 /* CAS latency = 5.0 */
  874. /* TIMING_CFG_2 - DDR SDRAM Timing Configuration 2
  875. */
  876. #define TIMING_CFG2_CPO 0x0F800000
  877. #define TIMING_CFG2_CPO_SHIFT 23
  878. #define TIMING_CFG2_ACSM 0x00080000
  879. #define TIMING_CFG2_WR_DATA_DELAY 0x00001C00
  880. #define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10
  881. #define TIMING_CFG2_CPO_DEF 0x00000000 /* default (= CASLAT + 1) */
  882. #define TIMING_CFG2_ADD_LAT 0x70000000
  883. #define TIMING_CFG2_ADD_LAT_SHIFT 28
  884. #define TIMING_CFG2_WR_LAT_DELAY 0x00380000
  885. #define TIMING_CFG2_WR_LAT_DELAY_SHIFT 19
  886. #define TIMING_CFG2_RD_TO_PRE 0x0000E000
  887. #define TIMING_CFG2_RD_TO_PRE_SHIFT 13
  888. #define TIMING_CFG2_CKE_PLS 0x000001C0
  889. #define TIMING_CFG2_CKE_PLS_SHIFT 6
  890. #define TIMING_CFG2_FOUR_ACT 0x0000003F
  891. #define TIMING_CFG2_FOUR_ACT_SHIFT 0
  892. /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
  893. */
  894. #define SDRAM_CFG_MEM_EN 0x80000000
  895. #define SDRAM_CFG_SREN 0x40000000
  896. #define SDRAM_CFG_ECC_EN 0x20000000
  897. #define SDRAM_CFG_RD_EN 0x10000000
  898. #define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
  899. #define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
  900. #define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
  901. #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
  902. #define SDRAM_CFG_DYN_PWR 0x00200000
  903. #define SDRAM_CFG_32_BE 0x00080000
  904. #define SDRAM_CFG_8_BE 0x00040000
  905. #define SDRAM_CFG_NCAP 0x00020000
  906. #define SDRAM_CFG_2T_EN 0x00008000
  907. #define SDRAM_CFG_BI 0x00000001
  908. /* DDR_SDRAM_MODE - DDR SDRAM Mode Register
  909. */
  910. #define SDRAM_MODE_ESD 0xFFFF0000
  911. #define SDRAM_MODE_ESD_SHIFT 16
  912. #define SDRAM_MODE_SD 0x0000FFFF
  913. #define SDRAM_MODE_SD_SHIFT 0
  914. #define DDR_MODE_EXT_MODEREG 0x4000 /* select extended mode reg */
  915. #define DDR_MODE_EXT_OPMODE 0x3FF8 /* operating mode, mask */
  916. #define DDR_MODE_EXT_OP_NORMAL 0x0000 /* normal operation */
  917. #define DDR_MODE_QFC 0x0004 /* QFC / compatibility, mask */
  918. #define DDR_MODE_QFC_COMP 0x0000 /* compatible to older SDRAMs */
  919. #define DDR_MODE_WEAK 0x0002 /* weak drivers */
  920. #define DDR_MODE_DLL_DIS 0x0001 /* disable DLL */
  921. #define DDR_MODE_CASLAT 0x0070 /* CAS latency, mask */
  922. #define DDR_MODE_CASLAT_15 0x0010 /* CAS latency 1.5 */
  923. #define DDR_MODE_CASLAT_20 0x0020 /* CAS latency 2 */
  924. #define DDR_MODE_CASLAT_25 0x0060 /* CAS latency 2.5 */
  925. #define DDR_MODE_CASLAT_30 0x0030 /* CAS latency 3 */
  926. #define DDR_MODE_BTYPE_SEQ 0x0000 /* sequential burst */
  927. #define DDR_MODE_BTYPE_ILVD 0x0008 /* interleaved burst */
  928. #define DDR_MODE_BLEN_2 0x0001 /* burst length 2 */
  929. #define DDR_MODE_BLEN_4 0x0002 /* burst length 4 */
  930. #define DDR_REFINT_166MHZ_7US 1302 /* exact value for 7.8125us */
  931. #define DDR_BSTOPRE 256 /* use 256 cycles as a starting point */
  932. #define DDR_MODE_MODEREG 0x0000 /* select mode register */
  933. /* DDR_SDRAM_INTERVAL - DDR SDRAM Interval Register
  934. */
  935. #define SDRAM_INTERVAL_REFINT 0x3FFF0000
  936. #define SDRAM_INTERVAL_REFINT_SHIFT 16
  937. #define SDRAM_INTERVAL_BSTOPRE 0x00003FFF
  938. #define SDRAM_INTERVAL_BSTOPRE_SHIFT 0
  939. /* DDR_SDRAM_CLK_CNTL - DDR SDRAM Clock Control Register
  940. */
  941. #define DDR_SDRAM_CLK_CNTL_SS_EN 0x80000000
  942. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025 0x01000000
  943. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 0x02000000
  944. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075 0x03000000
  945. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1 0x04000000
  946. /* ECC_ERR_INJECT - Memory data path error injection mask ECC
  947. */
  948. #define ECC_ERR_INJECT_EMB (0x80000000>>22) /* ECC Mirror Byte */
  949. #define ECC_ERR_INJECT_EIEN (0x80000000>>23) /* Error Injection Enable */
  950. #define ECC_ERR_INJECT_EEIM (0xff000000>>24) /* ECC Erroe Injection Enable */
  951. #define ECC_ERR_INJECT_EEIM_SHIFT 0
  952. /* CAPTURE_ECC - Memory data path read capture ECC
  953. */
  954. #define CAPTURE_ECC_ECE (0xff000000>>24)
  955. #define CAPTURE_ECC_ECE_SHIFT 0
  956. /* ERR_DETECT - Memory error detect
  957. */
  958. #define ECC_ERROR_DETECT_MME (0x80000000>>0) /* Multiple Memory Errors */
  959. #define ECC_ERROR_DETECT_MBE (0x80000000>>28) /* Multiple-Bit Error */
  960. #define ECC_ERROR_DETECT_SBE (0x80000000>>29) /* Single-Bit ECC Error Pickup */
  961. #define ECC_ERROR_DETECT_MSE (0x80000000>>31) /* Memory Select Error */
  962. /* ERR_DISABLE - Memory error disable
  963. */
  964. #define ECC_ERROR_DISABLE_MBED (0x80000000>>28) /* Multiple-Bit ECC Error Disable */
  965. #define ECC_ERROR_DISABLE_SBED (0x80000000>>29) /* Sinle-Bit ECC Error disable */
  966. #define ECC_ERROR_DISABLE_MSED (0x80000000>>31) /* Memory Select Error Disable */
  967. #define ECC_ERROR_ENABLE ~(ECC_ERROR_DISABLE_MSED | ECC_ERROR_DISABLE_SBED |\
  968. ECC_ERROR_DISABLE_MBED)
  969. /* ERR_INT_EN - Memory error interrupt enable
  970. */
  971. #define ECC_ERR_INT_EN_MBEE (0x80000000>>28) /* Multiple-Bit ECC Error Interrupt Enable */
  972. #define ECC_ERR_INT_EN_SBEE (0x80000000>>29) /* Single-Bit ECC Error Interrupt Enable */
  973. #define ECC_ERR_INT_EN_MSEE (0x80000000>>31) /* Memory Select Error Interrupt Enable */
  974. #define ECC_ERR_INT_DISABLE ~(ECC_ERR_INT_EN_MBEE | ECC_ERR_INT_EN_SBEE |\
  975. ECC_ERR_INT_EN_MSEE)
  976. /* CAPTURE_ATTRIBUTES - Memory error attributes capture
  977. */
  978. #define ECC_CAPT_ATTR_BNUM (0xe0000000>>1) /* Data Beat Num */
  979. #define ECC_CAPT_ATTR_BNUM_SHIFT 28
  980. #define ECC_CAPT_ATTR_TSIZ (0xc0000000>>6) /* Transaction Size */
  981. #define ECC_CAPT_ATTR_TSIZ_FOUR_DW 0
  982. #define ECC_CAPT_ATTR_TSIZ_ONE_DW 1
  983. #define ECC_CAPT_ATTR_TSIZ_TWO_DW 2
  984. #define ECC_CAPT_ATTR_TSIZ_THREE_DW 3
  985. #define ECC_CAPT_ATTR_TSIZ_SHIFT 24
  986. #define ECC_CAPT_ATTR_TSRC (0xf8000000>>11) /* Transaction Source */
  987. #define ECC_CAPT_ATTR_TSRC_E300_CORE_DT 0x0
  988. #define ECC_CAPT_ATTR_TSRC_E300_CORE_IF 0x2
  989. #define ECC_CAPT_ATTR_TSRC_TSEC1 0x4
  990. #define ECC_CAPT_ATTR_TSRC_TSEC2 0x5
  991. #define ECC_CAPT_ATTR_TSRC_USB (0x06|0x07)
  992. #define ECC_CAPT_ATTR_TSRC_ENCRYPT 0x8
  993. #define ECC_CAPT_ATTR_TSRC_I2C 0x9
  994. #define ECC_CAPT_ATTR_TSRC_JTAG 0xA
  995. #define ECC_CAPT_ATTR_TSRC_PCI1 0xD
  996. #define ECC_CAPT_ATTR_TSRC_PCI2 0xE
  997. #define ECC_CAPT_ATTR_TSRC_DMA 0xF
  998. #define ECC_CAPT_ATTR_TSRC_SHIFT 16
  999. #define ECC_CAPT_ATTR_TTYP (0xe0000000>>18) /* Transaction Type */
  1000. #define ECC_CAPT_ATTR_TTYP_WRITE 0x1
  1001. #define ECC_CAPT_ATTR_TTYP_READ 0x2
  1002. #define ECC_CAPT_ATTR_TTYP_R_M_W 0x3
  1003. #define ECC_CAPT_ATTR_TTYP_SHIFT 12
  1004. #define ECC_CAPT_ATTR_VLD (0x80000000>>31) /* Valid */
  1005. /* ERR_SBE - Single bit ECC memory error management
  1006. */
  1007. #define ECC_ERROR_MAN_SBET (0xff000000>>8) /* Single-Bit Error Threshold 0..255 */
  1008. #define ECC_ERROR_MAN_SBET_SHIFT 16
  1009. #define ECC_ERROR_MAN_SBEC (0xff000000>>24) /* Single Bit Error Counter 0..255 */
  1010. #define ECC_ERROR_MAN_SBEC_SHIFT 0
  1011. /* CONFIG_ADDRESS - PCI Config Address Register
  1012. */
  1013. #define PCI_CONFIG_ADDRESS_EN 0x80000000
  1014. #define PCI_CONFIG_ADDRESS_BN_SHIFT 16
  1015. #define PCI_CONFIG_ADDRESS_BN_MASK 0x00ff0000
  1016. #define PCI_CONFIG_ADDRESS_DN_SHIFT 11
  1017. #define PCI_CONFIG_ADDRESS_DN_MASK 0x0000f800
  1018. #define PCI_CONFIG_ADDRESS_FN_SHIFT 8
  1019. #define PCI_CONFIG_ADDRESS_FN_MASK 0x00000700
  1020. #define PCI_CONFIG_ADDRESS_RN_SHIFT 0
  1021. #define PCI_CONFIG_ADDRESS_RN_MASK 0x000000fc
  1022. /* POTAR - PCI Outbound Translation Address Register
  1023. */
  1024. #define POTAR_TA_MASK 0x000fffff
  1025. /* POBAR - PCI Outbound Base Address Register
  1026. */
  1027. #define POBAR_BA_MASK 0x000fffff
  1028. /* POCMR - PCI Outbound Comparision Mask Register
  1029. */
  1030. #define POCMR_EN 0x80000000
  1031. #define POCMR_IO 0x40000000 /* 0-memory space 1-I/O space */
  1032. #define POCMR_SE 0x20000000 /* streaming enable */
  1033. #define POCMR_DST 0x10000000 /* 0-PCI1 1-PCI2 */
  1034. #define POCMR_CM_MASK 0x000fffff
  1035. #define POCMR_CM_4G 0x00000000
  1036. #define POCMR_CM_2G 0x00080000
  1037. #define POCMR_CM_1G 0x000C0000
  1038. #define POCMR_CM_512M 0x000E0000
  1039. #define POCMR_CM_256M 0x000F0000
  1040. #define POCMR_CM_128M 0x000F8000
  1041. #define POCMR_CM_64M 0x000FC000
  1042. #define POCMR_CM_32M 0x000FE000
  1043. #define POCMR_CM_16M 0x000FF000
  1044. #define POCMR_CM_8M 0x000FF800
  1045. #define POCMR_CM_4M 0x000FFC00
  1046. #define POCMR_CM_2M 0x000FFE00
  1047. #define POCMR_CM_1M 0x000FFF00
  1048. #define POCMR_CM_512K 0x000FFF80
  1049. #define POCMR_CM_256K 0x000FFFC0
  1050. #define POCMR_CM_128K 0x000FFFE0
  1051. #define POCMR_CM_64K 0x000FFFF0
  1052. #define POCMR_CM_32K 0x000FFFF8
  1053. #define POCMR_CM_16K 0x000FFFFC
  1054. #define POCMR_CM_8K 0x000FFFFE
  1055. #define POCMR_CM_4K 0x000FFFFF
  1056. /* PITAR - PCI Inbound Translation Address Register
  1057. */
  1058. #define PITAR_TA_MASK 0x000fffff
  1059. /* PIBAR - PCI Inbound Base/Extended Address Register
  1060. */
  1061. #define PIBAR_MASK 0xffffffff
  1062. #define PIEBAR_EBA_MASK 0x000fffff
  1063. /* PIWAR - PCI Inbound Windows Attributes Register
  1064. */
  1065. #define PIWAR_EN 0x80000000
  1066. #define PIWAR_PF 0x20000000
  1067. #define PIWAR_RTT_MASK 0x000f0000
  1068. #define PIWAR_RTT_NO_SNOOP 0x00040000
  1069. #define PIWAR_RTT_SNOOP 0x00050000
  1070. #define PIWAR_WTT_MASK 0x0000f000
  1071. #define PIWAR_WTT_NO_SNOOP 0x00004000
  1072. #define PIWAR_WTT_SNOOP 0x00005000
  1073. #define PIWAR_IWS_MASK 0x0000003F
  1074. #define PIWAR_IWS_4K 0x0000000B
  1075. #define PIWAR_IWS_8K 0x0000000C
  1076. #define PIWAR_IWS_16K 0x0000000D
  1077. #define PIWAR_IWS_32K 0x0000000E
  1078. #define PIWAR_IWS_64K 0x0000000F
  1079. #define PIWAR_IWS_128K 0x00000010
  1080. #define PIWAR_IWS_256K 0x00000011
  1081. #define PIWAR_IWS_512K 0x00000012
  1082. #define PIWAR_IWS_1M 0x00000013
  1083. #define PIWAR_IWS_2M 0x00000014
  1084. #define PIWAR_IWS_4M 0x00000015
  1085. #define PIWAR_IWS_8M 0x00000016
  1086. #define PIWAR_IWS_16M 0x00000017
  1087. #define PIWAR_IWS_32M 0x00000018
  1088. #define PIWAR_IWS_64M 0x00000019
  1089. #define PIWAR_IWS_128M 0x0000001A
  1090. #define PIWAR_IWS_256M 0x0000001B
  1091. #define PIWAR_IWS_512M 0x0000001C
  1092. #define PIWAR_IWS_1G 0x0000001D
  1093. #define PIWAR_IWS_2G 0x0000001E
  1094. /* PMCCR1 - PCI Configuration Register 1
  1095. */
  1096. #define PMCCR1_POWER_OFF 0x00000020
  1097. /* DDRCDR - DDR Control Driver Register
  1098. */
  1099. #define DDRCDR_DHC_EN 0x80000000
  1100. #define DDRCDR_EN 0x40000000
  1101. #define DDRCDR_PZ 0x3C000000
  1102. #define DDRCDR_PZ_MAXZ 0x00000000
  1103. #define DDRCDR_PZ_HIZ 0x20000000
  1104. #define DDRCDR_PZ_NOMZ 0x30000000
  1105. #define DDRCDR_PZ_LOZ 0x38000000
  1106. #define DDRCDR_PZ_MINZ 0x3C000000
  1107. #define DDRCDR_NZ 0x3C000000
  1108. #define DDRCDR_NZ_MAXZ 0x00000000
  1109. #define DDRCDR_NZ_HIZ 0x02000000
  1110. #define DDRCDR_NZ_NOMZ 0x03000000
  1111. #define DDRCDR_NZ_LOZ 0x03800000
  1112. #define DDRCDR_NZ_MINZ 0x03C00000
  1113. #define DDRCDR_ODT 0x00080000
  1114. #define DDRCDR_DDR_CFG 0x00040000
  1115. #define DDRCDR_M_ODR 0x00000002
  1116. #define DDRCDR_Q_DRN 0x00000001
  1117. /* PCIE Bridge Register
  1118. */
  1119. #define PEX_CSB_CTRL_OBPIOE 0x00000001
  1120. #define PEX_CSB_CTRL_IBPIOE 0x00000002
  1121. #define PEX_CSB_CTRL_WDMAE 0x00000004
  1122. #define PEX_CSB_CTRL_RDMAE 0x00000008
  1123. #define PEX_CSB_OBCTRL_PIOE 0x00000001
  1124. #define PEX_CSB_OBCTRL_MEMWE 0x00000002
  1125. #define PEX_CSB_OBCTRL_IOWE 0x00000004
  1126. #define PEX_CSB_OBCTRL_CFGWE 0x00000008
  1127. #define PEX_CSB_IBCTRL_PIOE 0x00000001
  1128. #define PEX_OWAR_EN 0x00000001
  1129. #define PEX_OWAR_TYPE_CFG 0x00000000
  1130. #define PEX_OWAR_TYPE_IO 0x00000002
  1131. #define PEX_OWAR_TYPE_MEM 0x00000004
  1132. #define PEX_OWAR_RLXO 0x00000008
  1133. #define PEX_OWAR_NANP 0x00000010
  1134. #define PEX_OWAR_SIZE 0xFFFFF000
  1135. #define PEX_IWAR_EN 0x00000001
  1136. #define PEX_IWAR_TYPE_INT 0x00000000
  1137. #define PEX_IWAR_TYPE_PF 0x00000004
  1138. #define PEX_IWAR_TYPE_NO_PF 0x00000006
  1139. #define PEX_IWAR_NSOV 0x00000008
  1140. #define PEX_IWAR_NSNP 0x00000010
  1141. #define PEX_IWAR_SIZE 0xFFFFF000
  1142. #define PEX_IWAR_SIZE_1M 0x000FF000
  1143. #define PEX_IWAR_SIZE_2M 0x001FF000
  1144. #define PEX_IWAR_SIZE_4M 0x003FF000
  1145. #define PEX_IWAR_SIZE_8M 0x007FF000
  1146. #define PEX_IWAR_SIZE_16M 0x00FFF000
  1147. #define PEX_IWAR_SIZE_32M 0x01FFF000
  1148. #define PEX_IWAR_SIZE_64M 0x03FFF000
  1149. #define PEX_IWAR_SIZE_128M 0x07FFF000
  1150. #define PEX_IWAR_SIZE_256M 0x0FFFF000
  1151. #define PEX_GCLK_RATIO 0x440
  1152. #ifndef __ASSEMBLY__
  1153. struct pci_region;
  1154. void mpc83xx_pci_init(int num_buses, struct pci_region **reg);
  1155. void mpc83xx_pcislave_unlock(int bus);
  1156. void mpc83xx_pcie_init(int num_buses, struct pci_region **reg);
  1157. #endif
  1158. #endif /* __MPC83XX_H__ */