NSCU.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * (C) Copyright 2000-2008
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  33. #define CONFIG_TQM855M 1 /* ...on a TQM8xxM module */
  34. #define CONFIG_NSCU 1
  35. #define CONFIG_SYS_TEXT_BASE 0x40000000
  36. #define CONFIG_8xx_CONS_SCC1 1 /* Console is on SMC1 */
  37. #define CONFIG_SYS_SMC_RXBUFLEN 128
  38. #define CONFIG_SYS_MAXIDLE 10
  39. #define CONFIG_66MHz 1 /* running at 66 MHz, 1:1 clock */
  40. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  41. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  42. #define CONFIG_BOARD_TYPES 1 /* support board types */
  43. #define CONFIG_PREBOOT "echo;" \
  44. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  45. "echo"
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_EXTRA_ENV_SETTINGS \
  48. "netdev=eth0\0" \
  49. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  50. "nfsroot=${serverip}:${rootpath}\0" \
  51. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  52. "addip=setenv bootargs ${bootargs} " \
  53. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  54. ":${hostname}:${netdev}:off panic=1\0" \
  55. "flash_nfs=run nfsargs addip;" \
  56. "bootm ${kernel_addr}\0" \
  57. "flash_self=run ramargs addip;" \
  58. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  59. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  60. "rootpath=/opt/eldk/ppc_8xx\0" \
  61. "hostname=NSCU\0" \
  62. "bootfile=${hostname}/uImage\0" \
  63. "kernel_addr=40080000\0" \
  64. "ramdisk_addr=40180000\0" \
  65. "u-boot=${hostname}/u-image.bin\0" \
  66. "load=tftp 200000 ${u-boot}\0" \
  67. "update=prot off 40000000 +${filesize};" \
  68. "era 40000000 +${filesize};" \
  69. "cp.b 200000 40000000 ${filesize};" \
  70. "sete filesize;save\0" \
  71. ""
  72. #define CONFIG_BOOTCOMMAND "run flash_self"
  73. #define CONFIG_MISC_INIT_R 1
  74. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  75. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  76. #undef CONFIG_WATCHDOG /* watchdog disabled */
  77. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  78. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  79. /*
  80. * BOOTP options
  81. */
  82. #define CONFIG_BOOTP_SUBNETMASK
  83. #define CONFIG_BOOTP_GATEWAY
  84. #define CONFIG_BOOTP_HOSTNAME
  85. #define CONFIG_BOOTP_BOOTPATH
  86. #define CONFIG_BOOTP_BOOTFILESIZE
  87. #define CONFIG_MAC_PARTITION
  88. #define CONFIG_DOS_PARTITION
  89. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  90. #define CONFIG_ISP1362_USB /* ISP1362 USB OTG controller */
  91. /*
  92. * Command line configuration.
  93. */
  94. #include <config_cmd_default.h>
  95. #define CONFIG_CMD_ASKENV
  96. #define CONFIG_CMD_DATE
  97. #define CONFIG_CMD_DHCP
  98. #define CONFIG_CMD_ELF
  99. #define CONFIG_CMD_IDE
  100. #define CONFIG_CMD_NFS
  101. #define CONFIG_CMD_SNTP
  102. #define CONFIG_NETCONSOLE
  103. /*
  104. * Miscellaneous configurable options
  105. */
  106. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  107. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  108. #define CONFIG_CMDLINE_EDITING 1 /* add command line history
  109. */
  110. #define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
  111. #if defined(CONFIG_CMD_KGDB)
  112. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  113. #else
  114. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  115. #endif
  116. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  117. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  118. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  119. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  120. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  121. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  122. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  123. /*
  124. * Low Level Configuration Settings
  125. * (address mappings, register initial values, etc.)
  126. * You should know what you are doing if you make changes here.
  127. */
  128. /*-----------------------------------------------------------------------
  129. * Internal Memory Mapped Register
  130. */
  131. #define CONFIG_SYS_IMMR 0xFFF00000
  132. /*-----------------------------------------------------------------------
  133. * Definitions for initial stack pointer and data area (in DPRAM)
  134. */
  135. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  136. #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
  137. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  138. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  139. /*-----------------------------------------------------------------------
  140. * Start addresses for the final memory configuration
  141. * (Set up by the startup code)
  142. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  143. */
  144. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  145. #define CONFIG_SYS_FLASH_BASE 0x40000000
  146. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  147. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  148. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  149. /*
  150. * For booting Linux, the board info and command line data
  151. * have to be in the first 8 MB of memory, since this is
  152. * the maximum mapped by the Linux kernel during initialization.
  153. */
  154. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  155. /*-----------------------------------------------------------------------
  156. * FLASH organization
  157. */
  158. /* use CFI flash driver */
  159. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  160. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  161. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
  162. #define CONFIG_SYS_FLASH_EMPTY_INFO
  163. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  164. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  165. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  166. #define CONFIG_ENV_IS_IN_FLASH 1
  167. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  168. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  169. /* Address and size of Redundant Environment Sector */
  170. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
  171. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  172. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  173. /*-----------------------------------------------------------------------
  174. * Hardware Information Block
  175. */
  176. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  177. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  178. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  179. /*-----------------------------------------------------------------------
  180. * Cache Configuration
  181. */
  182. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  183. #if defined(CONFIG_CMD_KGDB)
  184. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  185. #endif
  186. /*-----------------------------------------------------------------------
  187. * SYPCR - System Protection Control 11-9
  188. * SYPCR can only be written once after reset!
  189. *-----------------------------------------------------------------------
  190. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  191. */
  192. #if defined(CONFIG_WATCHDOG)
  193. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  194. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  195. #else
  196. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  197. #endif
  198. /*-----------------------------------------------------------------------
  199. * SIUMCR - SIU Module Configuration 11-6
  200. *-----------------------------------------------------------------------
  201. * PCMCIA config., multi-function pin tri-state
  202. */
  203. #ifndef CONFIG_CAN_DRIVER
  204. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  205. #else /* we must activate GPL5 in the SIUMCR for CAN */
  206. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  207. #endif /* CONFIG_CAN_DRIVER */
  208. /*-----------------------------------------------------------------------
  209. * TBSCR - Time Base Status and Control 11-26
  210. *-----------------------------------------------------------------------
  211. * Clear Reference Interrupt Status, Timebase freezing enabled
  212. */
  213. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  214. /*-----------------------------------------------------------------------
  215. * RTCSC - Real-Time Clock Status and Control Register 11-27
  216. *-----------------------------------------------------------------------
  217. */
  218. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  219. /*-----------------------------------------------------------------------
  220. * PISCR - Periodic Interrupt Status and Control 11-31
  221. *-----------------------------------------------------------------------
  222. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  223. */
  224. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  225. /*-----------------------------------------------------------------------
  226. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  227. *-----------------------------------------------------------------------
  228. * Reset PLL lock status sticky bit, timer expired status bit and timer
  229. * interrupt status bit
  230. */
  231. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  232. /*-----------------------------------------------------------------------
  233. * SCCR - System Clock and reset Control Register 15-27
  234. *-----------------------------------------------------------------------
  235. * Set clock output, timebase and RTC source and divider,
  236. * power management and some other internal clocks
  237. */
  238. #define SCCR_MASK SCCR_EBDF11
  239. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  240. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  241. SCCR_DFALCD00)
  242. /*-----------------------------------------------------------------------
  243. * PCMCIA stuff
  244. *-----------------------------------------------------------------------
  245. *
  246. */
  247. /* NSCU use both slots, SLOT_A as "primary". */
  248. #define CONFIG_PCMCIA_SLOT_A 1
  249. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  250. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  251. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  252. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  253. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  254. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  255. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  256. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  257. #define PCMCIA_MEM_WIN_NO 8 /* override default 4 in pcmcia.h */
  258. #define PCMCIA_SOCKETS_NO 2 /* we have two sockets */
  259. #undef NSCU_OE_INV /* PCMCIA_GCRX_CXOE was inverted on early boards */
  260. /*-----------------------------------------------------------------------
  261. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  262. *-----------------------------------------------------------------------
  263. */
  264. #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
  265. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  266. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  267. #undef CONFIG_IDE_LED /* LED for ide not supported */
  268. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  269. #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE buses */
  270. #define CONFIG_SYS_IDE_MAXDEVICE 4 /* max. 2 drives per IDE bus */
  271. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  272. #define CONFIG_SYS_ATA_IDE1_OFFSET (4 * CONFIG_SYS_PCMCIA_MEM_SIZE) /* starts @ 4th window */
  273. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  274. /* Offset for data I/O */
  275. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  276. /* Offset for normal register accesses */
  277. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  278. /* Offset for alternate registers */
  279. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  280. /*-----------------------------------------------------------------------
  281. *
  282. *-----------------------------------------------------------------------
  283. *
  284. */
  285. #define CONFIG_SYS_DER 0
  286. /*
  287. * Init Memory Controller:
  288. *
  289. * BR0/1 and OR0/1 (FLASH)
  290. */
  291. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  292. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  293. /* used to re-map FLASH both when starting from SRAM or FLASH:
  294. * restrict access enough to keep SRAM working (if any)
  295. * but not too much to meddle with FLASH accesses
  296. */
  297. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  298. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  299. /*
  300. * FLASH timing:
  301. */
  302. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  303. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  304. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  305. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  306. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  307. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  308. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  309. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  310. /*
  311. * BR2/3 and OR2/3 (SDRAM)
  312. *
  313. */
  314. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  315. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  316. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  317. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  318. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  319. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  320. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  321. #ifndef CONFIG_CAN_DRIVER
  322. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  323. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  324. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  325. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  326. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  327. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  328. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  329. BR_PS_8 | BR_MS_UPMB | BR_V )
  330. #endif /* CONFIG_CAN_DRIVER */
  331. #ifdef CONFIG_ISP1362_USB
  332. #define CONFIG_SYS_ISP1362_BASE 0xD0000000 /* ISP1362 mapped at 0xD0000000 */
  333. #define CONFIG_SYS_ISP1362_OR_AM 0xFFFF8000 /* 32 kB address mask */
  334. #define CONFIG_SYS_OR5_ISP1362 (CONFIG_SYS_ISP1362_OR_AM | OR_CSNT_SAM | \
  335. OR_ACS_DIV2 | OR_BI | OR_SCY_5_CLK)
  336. #define CONFIG_SYS_BR5_ISP1362 ((CONFIG_SYS_ISP1362_BASE & BR_BA_MSK) | \
  337. BR_PS_16 | BR_MS_GPCM | BR_V )
  338. #endif /* CONFIG_ISP1362_USB */
  339. /*
  340. * Memory Periodic Timer Prescaler
  341. *
  342. * The Divider for PTA (refresh timer) configuration is based on an
  343. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  344. * the number of chip selects (NCS) and the actually needed refresh
  345. * rate is done by setting MPTPR.
  346. *
  347. * PTA is calculated from
  348. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  349. *
  350. * gclk CPU clock (not bus clock!)
  351. * Trefresh Refresh cycle * 4 (four word bursts used)
  352. *
  353. * 4096 Rows from SDRAM example configuration
  354. * 1000 factor s -> ms
  355. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  356. * 4 Number of refresh cycles per period
  357. * 64 Refresh cycle in ms per number of rows
  358. * --------------------------------------------
  359. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  360. *
  361. * 50 MHz => 50.000.000 / Divider = 98
  362. * 66 Mhz => 66.000.000 / Divider = 129
  363. * 80 Mhz => 80.000.000 / Divider = 156
  364. */
  365. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  366. #define CONFIG_SYS_MAMR_PTA 98
  367. /*
  368. * For 16 MBit, refresh rates could be 31.3 us
  369. * (= 64 ms / 2K = 125 / quad bursts).
  370. * For a simpler initialization, 15.6 us is used instead.
  371. *
  372. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  373. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  374. */
  375. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  376. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  377. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  378. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  379. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  380. /*
  381. * MAMR settings for SDRAM
  382. */
  383. /* 8 column SDRAM */
  384. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  385. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  386. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  387. /* 9 column SDRAM */
  388. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  389. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  390. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  391. #undef CONFIG_SCC1_ENET
  392. #define CONFIG_FEC_ENET
  393. /* pass open firmware flat tree */
  394. #define CONFIG_OF_LIBFDT 1
  395. #define CONFIG_OF_BOARD_SETUP 1
  396. #define CONFIG_HWCONFIG 1
  397. #endif /* __CONFIG_H */