ads5121.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * (C) Copyright 2007 DENX Software Engineering
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. */
  23. #include <common.h>
  24. #include <mpc512x.h>
  25. #include <asm/bitops.h>
  26. #include <command.h>
  27. #include <fdt_support.h>
  28. /* Clocks in use */
  29. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  30. CLOCK_SCCR1_LPC_EN | \
  31. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  32. CLOCK_SCCR1_PSCFIFO_EN | \
  33. CLOCK_SCCR1_DDR_EN | \
  34. CLOCK_SCCR1_FEC_EN | \
  35. CLOCK_SCCR1_TPR_EN)
  36. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  37. CLOCK_SCCR2_SPDIF_EN | \
  38. CLOCK_SCCR2_I2C_EN)
  39. #define CSAW_START(start) ((start) & 0xFFFF0000)
  40. #define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
  41. long int fixed_sdram(void);
  42. int board_early_init_f (void)
  43. {
  44. volatile immap_t *im = (immap_t *) CFG_IMMR;
  45. u32 lpcaw;
  46. /*
  47. * Initialize Local Window for the CPLD registers access (CS2 selects
  48. * the CPLD chip)
  49. */
  50. im->sysconf.lpcs2aw = CSAW_START(CFG_CPLD_BASE) |
  51. CSAW_STOP(CFG_CPLD_BASE, CFG_CPLD_SIZE);
  52. im->lpc.cs_cfg[2] = CFG_CS2_CFG;
  53. /*
  54. * According to MPC5121e RM, configuring local access windows should
  55. * be followed by a dummy read of the config register that was
  56. * modified last and an isync
  57. */
  58. lpcaw = im->sysconf.lpcs2aw;
  59. __asm__ __volatile__ ("isync");
  60. /*
  61. * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
  62. *
  63. * Without this the flash identification routine fails, as it needs to issue
  64. * write commands in order to establish the device ID.
  65. */
  66. *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
  67. /*
  68. * Enable clocks
  69. */
  70. im->clk.sccr[0] = SCCR1_CLOCKS_EN;
  71. im->clk.sccr[1] = SCCR2_CLOCKS_EN;
  72. return 0;
  73. }
  74. long int initdram (int board_type)
  75. {
  76. u32 msize = 0;
  77. msize = fixed_sdram ();
  78. return msize;
  79. }
  80. /*
  81. * fixed sdram init -- the board doesn't use memory modules that have serial presence
  82. * detect or similar mechanism for discovery of the DRAM settings
  83. */
  84. long int fixed_sdram (void)
  85. {
  86. volatile immap_t *im = (immap_t *) CFG_IMMR;
  87. u32 msize = CFG_DDR_SIZE * 1024 * 1024;
  88. u32 msize_log2 = __ilog2 (msize);
  89. u32 i;
  90. /* Initialize IO Control */
  91. im->io_ctrl.regs[MEM_IDX] = IOCTRL_MUX_DDR;
  92. /* Initialize DDR Local Window */
  93. im->sysconf.ddrlaw.bar = CFG_DDR_BASE & 0xFFFFF000;
  94. im->sysconf.ddrlaw.ar = msize_log2 - 1;
  95. /*
  96. * According to MPC5121e RM, configuring local access windows should
  97. * be followed by a dummy read of the config register that was
  98. * modified last and an isync
  99. */
  100. i = im->sysconf.ddrlaw.ar;
  101. __asm__ __volatile__ ("isync");
  102. /* Enable DDR */
  103. im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_EN;
  104. /* Initialize DDR Priority Manager */
  105. im->mddrc.prioman_config1 = CFG_MDDRCGRP_PM_CFG1;
  106. im->mddrc.prioman_config2 = CFG_MDDRCGRP_PM_CFG2;
  107. im->mddrc.hiprio_config = CFG_MDDRCGRP_HIPRIO_CFG;
  108. im->mddrc.lut_table0_main_upper = CFG_MDDRCGRP_LUT0_MU;
  109. im->mddrc.lut_table1_main_upper = CFG_MDDRCGRP_LUT1_MU;
  110. im->mddrc.lut_table2_main_upper = CFG_MDDRCGRP_LUT2_MU;
  111. im->mddrc.lut_table3_main_upper = CFG_MDDRCGRP_LUT3_MU;
  112. im->mddrc.lut_table4_main_upper = CFG_MDDRCGRP_LUT4_MU;
  113. im->mddrc.lut_table0_main_lower = CFG_MDDRCGRP_LUT0_ML;
  114. im->mddrc.lut_table1_main_lower = CFG_MDDRCGRP_LUT1_ML;
  115. im->mddrc.lut_table2_main_lower = CFG_MDDRCGRP_LUT2_ML;
  116. im->mddrc.lut_table3_main_lower = CFG_MDDRCGRP_LUT3_ML;
  117. im->mddrc.lut_table4_main_lower = CFG_MDDRCGRP_LUT4_ML;
  118. im->mddrc.lut_table0_alternate_upper = CFG_MDDRCGRP_LUT0_AU;
  119. im->mddrc.lut_table1_alternate_upper = CFG_MDDRCGRP_LUT1_AU;
  120. im->mddrc.lut_table2_alternate_upper = CFG_MDDRCGRP_LUT2_AU;
  121. im->mddrc.lut_table3_alternate_upper = CFG_MDDRCGRP_LUT3_AU;
  122. im->mddrc.lut_table4_alternate_upper = CFG_MDDRCGRP_LUT4_AU;
  123. im->mddrc.lut_table0_alternate_lower = CFG_MDDRCGRP_LUT0_AL;
  124. im->mddrc.lut_table1_alternate_lower = CFG_MDDRCGRP_LUT1_AL;
  125. im->mddrc.lut_table2_alternate_lower = CFG_MDDRCGRP_LUT2_AL;
  126. im->mddrc.lut_table3_alternate_lower = CFG_MDDRCGRP_LUT3_AL;
  127. im->mddrc.lut_table4_alternate_lower = CFG_MDDRCGRP_LUT4_AL;
  128. /* Initialize MDDRC */
  129. im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG;
  130. im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0;
  131. im->mddrc.ddr_time_config1 = CFG_MDDRC_TIME_CFG1;
  132. im->mddrc.ddr_time_config2 = CFG_MDDRC_TIME_CFG2;
  133. /* Initialize DDR */
  134. for (i = 0; i < 10; i++)
  135. im->mddrc.ddr_command = CFG_MICRON_NOP;
  136. im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
  137. im->mddrc.ddr_command = CFG_MICRON_EM2;
  138. im->mddrc.ddr_command = CFG_MICRON_EM3;
  139. im->mddrc.ddr_command = CFG_MICRON_EN_DLL;
  140. im->mddrc.ddr_command = CFG_MICRON_RST_DLL;
  141. im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
  142. im->mddrc.ddr_command = CFG_MICRON_RFSH;
  143. im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
  144. im->mddrc.ddr_command = CFG_MICRON_OCD_DEFAULT;
  145. im->mddrc.ddr_command = CFG_MICRON_OCD_EXIT;
  146. for (i = 0; i < 10; i++)
  147. im->mddrc.ddr_command = CFG_MICRON_NOP;
  148. /* Start MDDRC */
  149. im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0_RUN;
  150. im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_RUN;
  151. return msize;
  152. }
  153. int checkboard (void)
  154. {
  155. ushort brd_rev = *(vu_short *) (CFG_CPLD_BASE + 0x00);
  156. uchar cpld_rev = *(vu_char *) (CFG_CPLD_BASE + 0x02);
  157. volatile immap_t *im = (immap_t *) CFG_IMMR;
  158. volatile unsigned long *reg;
  159. int i;
  160. printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
  161. brd_rev, cpld_rev);
  162. /* change the slew rate on all pata pins to max */
  163. reg = (unsigned long *) &(im->io_ctrl.regs[PATA_CE1_IDX]);
  164. for (i = 0; i < 9; i++)
  165. reg[i] |= 0x00000003;
  166. return 0;
  167. }
  168. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  169. void ft_board_setup(void *blob, bd_t *bd)
  170. {
  171. ft_cpu_setup(blob, bd);
  172. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  173. }
  174. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */