pci.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2007
  3. *
  4. * Author: Scott Wood <scottwood@freescale.com>,
  5. * with some bits from older board-specific PCI initialization.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <pci.h>
  27. #if defined(CONFIG_OF_LIBFDT)
  28. #include <libfdt.h>
  29. #elif defined(CONFIG_OF_FLAT_TREE)
  30. #include <ft_build.h>
  31. #endif
  32. #include <asm/mpc8349_pci.h>
  33. #ifdef CONFIG_83XX_GENERIC_PCI
  34. #define MAX_BUSES 2
  35. DECLARE_GLOBAL_DATA_PTR;
  36. static struct pci_controller pci_hose[MAX_BUSES];
  37. static int pci_num_buses;
  38. static void pci_init_bus(int bus, struct pci_region *reg)
  39. {
  40. volatile immap_t *immr = (volatile immap_t *)CFG_IMMR;
  41. volatile pot83xx_t *pot = immr->ios.pot;
  42. volatile pcictrl83xx_t *pci_ctrl = &immr->pci_ctrl[bus];
  43. struct pci_controller *hose = &pci_hose[bus];
  44. u32 dev;
  45. u16 reg16;
  46. int i;
  47. if (bus == 1)
  48. pot += 3;
  49. /* Setup outbound translation windows */
  50. for (i = 0; i < 3; i++, reg++, pot++) {
  51. if (reg->size == 0)
  52. break;
  53. hose->regions[i] = *reg;
  54. hose->region_count++;
  55. pot->potar = reg->bus_start >> 12;
  56. pot->pobar = reg->phys_start >> 12;
  57. pot->pocmr = ~(reg->size - 1) >> 12;
  58. if (reg->flags & PCI_REGION_IO)
  59. pot->pocmr |= POCMR_IO;
  60. #ifdef CONFIG_83XX_PCI_STREAMING
  61. else if (reg->flags & PCI_REGION_PREFETCH)
  62. pot->pocmr |= POCMR_SE;
  63. #endif
  64. if (bus == 1)
  65. pot->pocmr |= POCMR_DST;
  66. pot->pocmr |= POCMR_EN;
  67. }
  68. /* Point inbound translation at RAM */
  69. pci_ctrl->pitar1 = 0;
  70. pci_ctrl->pibar1 = 0;
  71. pci_ctrl->piebar1 = 0;
  72. pci_ctrl->piwar1 = PIWAR_EN | PIWAR_PF | PIWAR_RTT_SNOOP |
  73. PIWAR_WTT_SNOOP | (__ilog2(gd->ram_size) - 1);
  74. i = hose->region_count++;
  75. hose->regions[i].bus_start = 0;
  76. hose->regions[i].phys_start = 0;
  77. hose->regions[i].size = gd->ram_size;
  78. hose->regions[i].flags = PCI_REGION_MEM | PCI_REGION_MEMORY;
  79. hose->first_busno = 0;
  80. hose->last_busno = 0xff;
  81. pci_setup_indirect(hose, CFG_IMMR + 0x8300 + bus * 0x80,
  82. CFG_IMMR + 0x8304 + bus * 0x80);
  83. pci_register_hose(hose);
  84. /*
  85. * Write to Command register
  86. */
  87. reg16 = 0xff;
  88. dev = PCI_BDF(hose->first_busno, 0, 0);
  89. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &reg16);
  90. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  91. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  92. /*
  93. * Clear non-reserved bits in status register.
  94. */
  95. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  96. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  97. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  98. #ifdef CONFIG_PCI_SCAN_SHOW
  99. printf("PCI: Bus Dev VenId DevId Class Int\n");
  100. #endif
  101. /*
  102. * Hose scan.
  103. */
  104. hose->last_busno = pci_hose_scan(hose);
  105. }
  106. /*
  107. * The caller must have already set OCCR, and the PCI_LAW BARs
  108. * must have been set to cover all of the requested regions.
  109. *
  110. * If fewer than three regions are requested, then the region
  111. * list is terminated with a region of size 0.
  112. */
  113. void mpc83xx_pci_init(int num_buses, struct pci_region **reg, int warmboot)
  114. {
  115. volatile immap_t *immr = (volatile immap_t *)CFG_IMMR;
  116. int i;
  117. if (num_buses > MAX_BUSES) {
  118. printf("%d PCI buses requsted, %d supported\n",
  119. num_buses, MAX_BUSES);
  120. num_buses = MAX_BUSES;
  121. }
  122. pci_num_buses = num_buses;
  123. /*
  124. * Release PCI RST Output signal.
  125. * Power on to RST high must be at least 100 ms as per PCI spec.
  126. * On warm boots only 1 ms is required.
  127. */
  128. udelay(warmboot ? 1000 : 100000);
  129. for (i = 0; i < num_buses; i++)
  130. immr->pci_ctrl[i].gcr = 1;
  131. /*
  132. * RST high to first config access must be at least 2^25 cycles
  133. * as per PCI spec. This could be cut in half if we know we're
  134. * running at 66MHz. This could be insufficiently long if we're
  135. * running the PCI bus at significantly less than 33MHz.
  136. */
  137. udelay(1020000);
  138. for (i = 0; i < num_buses; i++)
  139. pci_init_bus(i, reg[i]);
  140. }
  141. #if defined(CONFIG_OF_LIBFDT)
  142. void ft_pci_setup(void *blob, bd_t *bd)
  143. {
  144. int nodeoffset;
  145. int err;
  146. int tmp[2];
  147. if (pci_num_buses < 1)
  148. return;
  149. nodeoffset = fdt_path_offset(blob, "/" OF_SOC "/pci@8500");
  150. if (nodeoffset >= 0) {
  151. tmp[0] = cpu_to_be32(pci_hose[0].first_busno);
  152. tmp[1] = cpu_to_be32(pci_hose[0].last_busno);
  153. err = fdt_setprop(blob, nodeoffset, "bus-range",
  154. tmp, sizeof(tmp));
  155. tmp[0] = cpu_to_be32(gd->pci_clk);
  156. err = fdt_setprop(blob, nodeoffset, "clock-frequency",
  157. tmp, sizeof(tmp[0]));
  158. }
  159. if (pci_num_buses < 2)
  160. return;
  161. nodeoffset = fdt_path_offset(blob, "/" OF_SOC "/pci@8600");
  162. if (nodeoffset >= 0) {
  163. tmp[0] = cpu_to_be32(pci_hose[0].first_busno);
  164. tmp[1] = cpu_to_be32(pci_hose[0].last_busno);
  165. err = fdt_setprop(blob, nodeoffset, "bus-range",
  166. tmp, sizeof(tmp));
  167. tmp[0] = cpu_to_be32(gd->pci_clk);
  168. err = fdt_setprop(blob, nodeoffset, "clock-frequency",
  169. tmp, sizeof(tmp[0]));
  170. }
  171. }
  172. #elif CONFIG_OF_FLAT_TREE
  173. void ft_pci_setup(void *blob, bd_t *bd)
  174. {
  175. u32 *p;
  176. int len;
  177. if (pci_num_buses < 1)
  178. return;
  179. p = (u32 *)ft_get_prop(blob, "/" OF_SOC "/pci@8500/bus-range", &len);
  180. if (p) {
  181. p[0] = pci_hose[0].first_busno;
  182. p[1] = pci_hose[0].last_busno;
  183. }
  184. if (pci_num_buses < 2)
  185. return;
  186. p = (u32 *)ft_get_prop(blob, "/" OF_SOC "/pci@8600/bus-range", &len);
  187. if (p) {
  188. p[0] = pci_hose[1].first_busno;
  189. p[1] = pci_hose[1].last_busno;
  190. }
  191. }
  192. #endif /* CONFIG_OF_FLAT_TREE */
  193. #endif /* CONFIG_83XX_GENERIC_PCI */