pci.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #ifdef CONFIG_PCI
  24. #include <asm/mmu.h>
  25. #include <asm/global_data.h>
  26. #include <pci.h>
  27. #include <asm/mpc8349_pci.h>
  28. #include <i2c.h>
  29. #if defined(CONFIG_OF_FLAT_TREE)
  30. #include <ft_build.h>
  31. #elif defined(CONFIG_OF_LIBFDT)
  32. #include <libfdt.h>
  33. #endif
  34. DECLARE_GLOBAL_DATA_PTR;
  35. /* System RAM mapped to PCI space */
  36. #define CONFIG_PCI_SYS_MEM_BUS CFG_SDRAM_BASE
  37. #define CONFIG_PCI_SYS_MEM_PHYS CFG_SDRAM_BASE
  38. #ifndef CONFIG_PCI_PNP
  39. static struct pci_config_table pci_mpc8349itx_config_table[] = {
  40. {
  41. PCI_ANY_ID,
  42. PCI_ANY_ID,
  43. PCI_ANY_ID,
  44. PCI_ANY_ID,
  45. PCI_IDSEL_NUMBER,
  46. PCI_ANY_ID,
  47. pci_cfgfunc_config_device,
  48. {
  49. PCI_ENET0_IOADDR,
  50. PCI_ENET0_MEMADDR,
  51. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}
  52. },
  53. {}
  54. };
  55. #endif
  56. static struct pci_controller pci_hose[] = {
  57. {
  58. #ifndef CONFIG_PCI_PNP
  59. config_table:pci_mpc8349itx_config_table,
  60. #endif
  61. },
  62. {
  63. #ifndef CONFIG_PCI_PNP
  64. config_table:pci_mpc8349itx_config_table,
  65. #endif
  66. }
  67. };
  68. /**************************************************************************
  69. * pci_init_board()
  70. *
  71. * NOTICE: PCI2 is not currently supported
  72. *
  73. */
  74. void pci_init_board(void)
  75. {
  76. volatile immap_t *immr;
  77. volatile clk83xx_t *clk;
  78. volatile law83xx_t *pci_law;
  79. volatile pot83xx_t *pci_pot;
  80. volatile pcictrl83xx_t *pci_ctrl;
  81. volatile pciconf83xx_t *pci_conf;
  82. u8 reg8;
  83. u16 reg16;
  84. u32 reg32;
  85. u32 dev;
  86. struct pci_controller *hose;
  87. immr = (immap_t *) CFG_IMMR;
  88. clk = (clk83xx_t *) & immr->clk;
  89. pci_law = immr->sysconf.pcilaw;
  90. pci_pot = immr->ios.pot;
  91. pci_ctrl = immr->pci_ctrl;
  92. pci_conf = immr->pci_conf;
  93. hose = &pci_hose[0];
  94. /*
  95. * Configure PCI controller and PCI_CLK_OUTPUT both in 66M mode
  96. */
  97. reg32 = clk->occr;
  98. udelay(2000);
  99. #ifdef CONFIG_HARD_I2C
  100. i2c_set_bus_num(1);
  101. /* Read the PCI_M66EN jumper setting */
  102. if ((i2c_read(CFG_I2C_8574_ADDR2, 0, 0, &reg8, sizeof(reg8)) == 0) ||
  103. (i2c_read(CFG_I2C_8574A_ADDR2, 0, 0, &reg8, sizeof(reg8)) == 0)) {
  104. if (reg8 & I2C_8574_PCI66)
  105. clk->occr = 0xff000000; /* 66 MHz PCI */
  106. else
  107. clk->occr = 0xff600001; /* 33 MHz PCI */
  108. } else {
  109. clk->occr = 0xff600001; /* 33 MHz PCI */
  110. }
  111. #else
  112. clk->occr = 0xff000000; /* 66 MHz PCI */
  113. #endif
  114. udelay(2000);
  115. /*
  116. * Release PCI RST Output signal
  117. */
  118. pci_ctrl[0].gcr = 0;
  119. udelay(2000);
  120. pci_ctrl[0].gcr = 1;
  121. #ifdef CONFIG_MPC83XX_PCI2
  122. pci_ctrl[1].gcr = 0;
  123. udelay(2000);
  124. pci_ctrl[1].gcr = 1;
  125. #endif
  126. /* We need to wait at least a 1sec based on PCI specs */
  127. {
  128. int i;
  129. for (i = 0; i < 1000; i++)
  130. udelay(1000);
  131. }
  132. /*
  133. * Configure PCI Local Access Windows
  134. */
  135. pci_law[0].bar = CFG_PCI1_MEM_PHYS & LAWBAR_BAR;
  136. pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G;
  137. pci_law[1].bar = CFG_PCI1_IO_PHYS & LAWBAR_BAR;
  138. pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_32M;
  139. /*
  140. * Configure PCI Outbound Translation Windows
  141. */
  142. /* PCI1 mem space - prefetch */
  143. pci_pot[0].potar = (CFG_PCI1_MEM_BASE >> 12) & POTAR_TA_MASK;
  144. pci_pot[0].pobar = (CFG_PCI1_MEM_PHYS >> 12) & POBAR_BA_MASK;
  145. pci_pot[0].pocmr = POCMR_EN | POCMR_PREFETCH_EN | POCMR_CM_256M;
  146. /* PCI1 IO space */
  147. pci_pot[1].potar = (CFG_PCI1_IO_BASE >> 12) & POTAR_TA_MASK;
  148. pci_pot[1].pobar = (CFG_PCI1_IO_PHYS >> 12) & POBAR_BA_MASK;
  149. pci_pot[1].pocmr = POCMR_EN | POCMR_IO | POCMR_CM_16M;
  150. /* PCI1 mmio - non-prefetch mem space */
  151. pci_pot[2].potar = (CFG_PCI1_MMIO_BASE >> 12) & POTAR_TA_MASK;
  152. pci_pot[2].pobar = (CFG_PCI1_MMIO_PHYS >> 12) & POBAR_BA_MASK;
  153. pci_pot[2].pocmr = POCMR_EN | POCMR_CM_256M;
  154. /*
  155. * Configure PCI Inbound Translation Windows
  156. */
  157. /* we need RAM mapped to PCI space for the devices to
  158. * access main memory */
  159. pci_ctrl[0].pitar1 = 0x0;
  160. pci_ctrl[0].pibar1 = 0x0;
  161. pci_ctrl[0].piebar1 = 0x0;
  162. pci_ctrl[0].piwar1 = PIWAR_EN | PIWAR_PF | PIWAR_RTT_SNOOP |
  163. PIWAR_WTT_SNOOP | (__ilog2(gd->ram_size) - 1);
  164. hose->first_busno = 0;
  165. hose->last_busno = 0xff;
  166. /* PCI memory prefetch space */
  167. pci_set_region(hose->regions + 0,
  168. CFG_PCI1_MEM_BASE,
  169. CFG_PCI1_MEM_PHYS,
  170. CFG_PCI1_MEM_SIZE, PCI_REGION_MEM | PCI_REGION_PREFETCH);
  171. /* PCI memory space */
  172. pci_set_region(hose->regions + 1,
  173. CFG_PCI1_MMIO_BASE,
  174. CFG_PCI1_MMIO_PHYS, CFG_PCI1_MMIO_SIZE, PCI_REGION_MEM);
  175. /* PCI IO space */
  176. pci_set_region(hose->regions + 2,
  177. CFG_PCI1_IO_BASE,
  178. CFG_PCI1_IO_PHYS, CFG_PCI1_IO_SIZE, PCI_REGION_IO);
  179. /* System memory space */
  180. pci_set_region(hose->regions + 3,
  181. CONFIG_PCI_SYS_MEM_BUS,
  182. CONFIG_PCI_SYS_MEM_PHYS,
  183. gd->ram_size, PCI_REGION_MEM | PCI_REGION_MEMORY);
  184. hose->region_count = 4;
  185. pci_setup_indirect(hose,
  186. (CFG_IMMR + 0x8300), (CFG_IMMR + 0x8304));
  187. pci_register_hose(hose);
  188. /*
  189. * Write to Command register
  190. */
  191. reg16 = 0xff;
  192. dev = PCI_BDF(hose->first_busno, 0, 0);
  193. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &reg16);
  194. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  195. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  196. /*
  197. * Clear non-reserved bits in status register.
  198. */
  199. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  200. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  201. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  202. #ifdef CONFIG_PCI_SCAN_SHOW
  203. printf("PCI: Bus Dev VenId DevId Class Int\n");
  204. #endif
  205. /*
  206. * Hose scan.
  207. */
  208. hose->last_busno = pci_hose_scan(hose);
  209. #ifdef CONFIG_MPC83XX_PCI2
  210. hose = &pci_hose[1];
  211. /*
  212. * Configure PCI Outbound Translation Windows
  213. */
  214. /* PCI2 mem space - prefetch */
  215. pci_pot[3].potar = (CFG_PCI2_MEM_BASE >> 12) & POTAR_TA_MASK;
  216. pci_pot[3].pobar = (CFG_PCI2_MEM_PHYS >> 12) & POBAR_BA_MASK;
  217. pci_pot[3].pocmr = POCMR_EN | POCMR_PCI2 | POCMR_PREFETCH_EN | POCMR_CM_256M;
  218. /* PCI2 IO space */
  219. pci_pot[4].potar = (CFG_PCI2_IO_BASE >> 12) & POTAR_TA_MASK;
  220. pci_pot[4].pobar = (CFG_PCI2_IO_PHYS >> 12) & POBAR_BA_MASK;
  221. pci_pot[4].pocmr = POCMR_EN | POCMR_PCI2 | POCMR_IO | POCMR_CM_16M;
  222. /* PCI2 mmio - non-prefetch mem space */
  223. pci_pot[5].potar = (CFG_PCI2_MMIO_BASE >> 12) & POTAR_TA_MASK;
  224. pci_pot[5].pobar = (CFG_PCI2_MMIO_PHYS >> 12) & POBAR_BA_MASK;
  225. pci_pot[5].pocmr = POCMR_EN | POCMR_PCI2 | POCMR_CM_256M;
  226. /*
  227. * Configure PCI Inbound Translation Windows
  228. */
  229. /* we need RAM mapped to PCI space for the devices to
  230. * access main memory */
  231. pci_ctrl[1].pitar1 = 0x0;
  232. pci_ctrl[1].pibar1 = 0x0;
  233. pci_ctrl[1].piebar1 = 0x0;
  234. pci_ctrl[1].piwar1 =
  235. PIWAR_EN | PIWAR_PF | PIWAR_RTT_SNOOP | PIWAR_WTT_SNOOP |
  236. (__ilog2(gd->ram_size) - 1);
  237. hose->first_busno = pci_hose[0].last_busno + 1;
  238. hose->last_busno = 0xff;
  239. /* PCI memory prefetch space */
  240. pci_set_region(hose->regions + 0,
  241. CFG_PCI2_MEM_BASE,
  242. CFG_PCI2_MEM_PHYS,
  243. CFG_PCI2_MEM_SIZE, PCI_REGION_MEM | PCI_REGION_PREFETCH);
  244. /* PCI memory space */
  245. pci_set_region(hose->regions + 1,
  246. CFG_PCI2_MMIO_BASE,
  247. CFG_PCI2_MMIO_PHYS, CFG_PCI2_MMIO_SIZE, PCI_REGION_MEM);
  248. /* PCI IO space */
  249. pci_set_region(hose->regions + 2,
  250. CFG_PCI2_IO_BASE,
  251. CFG_PCI2_IO_PHYS, CFG_PCI2_IO_SIZE, PCI_REGION_IO);
  252. /* System memory space */
  253. pci_set_region(hose->regions + 3,
  254. CONFIG_PCI_SYS_MEM_BUS,
  255. CONFIG_PCI_SYS_MEM_PHYS,
  256. gd->ram_size, PCI_REGION_MEM | PCI_REGION_MEMORY);
  257. hose->region_count = 4;
  258. pci_setup_indirect(hose,
  259. (CFG_IMMR + 0x8380), (CFG_IMMR + 0x8384));
  260. pci_register_hose(hose);
  261. /*
  262. * Write to Command register
  263. */
  264. reg16 = 0xff;
  265. dev = PCI_BDF(hose->first_busno, 0, 0);
  266. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &reg16);
  267. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  268. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  269. /*
  270. * Clear non-reserved bits in status register.
  271. */
  272. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  273. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  274. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  275. /*
  276. * Hose scan.
  277. */
  278. hose->last_busno = pci_hose_scan(hose);
  279. #endif
  280. }
  281. #if defined(CONFIG_OF_LIBFDT)
  282. void
  283. ft_pci_setup(void *blob, bd_t *bd)
  284. {
  285. int nodeoffset;
  286. int err;
  287. int tmp[2];
  288. nodeoffset = fdt_path_offset(blob, "/" OF_SOC "/pci@8500");
  289. if (nodeoffset >= 0) {
  290. tmp[0] = cpu_to_be32(pci_hose[0].first_busno);
  291. tmp[1] = cpu_to_be32(pci_hose[0].last_busno);
  292. err = fdt_setprop(blob, nodeoffset, "bus-range",
  293. tmp, sizeof(tmp));
  294. tmp[0] = cpu_to_be32(gd->pci_clk);
  295. err = fdt_setprop(blob, nodeoffset, "clock-frequency",
  296. tmp, sizeof(tmp[0]));
  297. }
  298. #ifdef CONFIG_MPC83XX_PCI2
  299. nodeoffset = fdt_path_offset(blob, "/" OF_SOC "/pci@8500");
  300. if (nodeoffset >= 0) {
  301. tmp[0] = cpu_to_be32(pci_hose[1].first_busno);
  302. tmp[1] = cpu_to_be32(pci_hose[1].last_busno);
  303. err = fdt_setprop(blob, nodeoffset, "bus-range",
  304. tmp, sizeof(tmp));
  305. tmp[0] = cpu_to_be32(gd->pci_clk);
  306. err = fdt_setprop(blob, nodeoffset, "clock-frequency",
  307. tmp, sizeof(tmp[0]));
  308. }
  309. #endif
  310. }
  311. #elif defined(CONFIG_OF_FLAT_TREE)
  312. void
  313. ft_pci_setup(void *blob, bd_t *bd)
  314. {
  315. u32 *p;
  316. int len;
  317. p = (u32 *)ft_get_prop(blob, "/" OF_SOC "/pci@8500/bus-range", &len);
  318. if (p != NULL) {
  319. p[0] = pci_hose[0].first_busno;
  320. p[1] = pci_hose[0].last_busno;
  321. }
  322. #ifdef CONFIG_MPC83XX_PCI2
  323. p = (u32 *)ft_get_prop(blob, "/" OF_SOC "/pci@8600/bus-range", &len);
  324. if (p != NULL) {
  325. p[0] = pci_hose[1].first_busno;
  326. p[1] = pci_hose[1].last_busno;
  327. }
  328. #endif
  329. }
  330. #endif /* CONFIG_OF_FLAT_TREE */
  331. #endif /* CONFIG_PCI */