virtlab2.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_VIRTLAB2 1 /* ...on a virtlab2 module */
  34. #define CONFIG_TQM8xxL 1
  35. #ifdef CONFIG_LCD /* with LCD controller ? */
  36. #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
  37. #endif
  38. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  39. #undef CONFIG_8xx_CONS_SMC2
  40. #undef CONFIG_8xx_CONS_NONE
  41. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  42. #define CONFIG_BOOTCOUNT_LIMIT
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #define CONFIG_BOARD_TYPES 1 /* support board types */
  45. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_EXTRA_ENV_SETTINGS \
  48. "netdev=eth0\0" \
  49. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  50. "nfsroot=${serverip}:${rootpath}\0" \
  51. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  52. "addip=setenv bootargs ${bootargs} " \
  53. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  54. ":${hostname}:${netdev}:off panic=1\0" \
  55. "flash_nfs=run nfsargs addip;" \
  56. "bootm ${kernel_addr}\0" \
  57. "flash_self=run ramargs addip;" \
  58. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  59. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  60. "rootpath=/opt/eldk/ppc_8xx\0" \
  61. "bootfile=/tftpboot/TQM823L/uImage\0" \
  62. "kernel_addr=40040000\0" \
  63. "ramdisk_addr=40100000\0" \
  64. ""
  65. #define CONFIG_BOOTCOMMAND "run flash_self"
  66. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  67. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  68. #undef CONFIG_WATCHDOG /* watchdog disabled */
  69. #if defined(CONFIG_LCD)
  70. # undef CONFIG_STATUS_LED /* disturbs display */
  71. #else
  72. # define CONFIG_STATUS_LED 1 /* Status LED enabled */
  73. #endif /* CONFIG_LCD */
  74. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  75. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  76. #define CONFIG_MAC_PARTITION
  77. #define CONFIG_DOS_PARTITION
  78. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  79. #ifdef CONFIG_SPLASH_SCREEN
  80. # define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  81. CFG_CMD_ASKENV | \
  82. CFG_CMD_BMP | \
  83. CFG_CMD_DATE | \
  84. CFG_CMD_DHCP | \
  85. CFG_CMD_IDE | \
  86. CFG_CMD_NFS | \
  87. CFG_CMD_SNTP )
  88. #else
  89. # define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  90. CFG_CMD_ASKENV | \
  91. CFG_CMD_DATE | \
  92. CFG_CMD_DHCP | \
  93. CFG_CMD_IDE | \
  94. CFG_CMD_NFS | \
  95. CFG_CMD_SNTP )
  96. #endif
  97. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  98. #include <cmd_confdefs.h>
  99. /*
  100. * Miscellaneous configurable options
  101. */
  102. #define CFG_LONGHELP /* undef to save memory */
  103. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  104. #if 0
  105. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  106. #endif
  107. #ifdef CFG_HUSH_PARSER
  108. #define CFG_PROMPT_HUSH_PS2 "> "
  109. #endif
  110. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  111. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  112. #else
  113. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  114. #endif
  115. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  116. #define CFG_MAXARGS 16 /* max number of command args */
  117. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  118. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  119. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  120. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  121. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  122. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  123. /*
  124. * Low Level Configuration Settings
  125. * (address mappings, register initial values, etc.)
  126. * You should know what you are doing if you make changes here.
  127. */
  128. /*-----------------------------------------------------------------------
  129. * Internal Memory Mapped Register
  130. */
  131. #define CFG_IMMR 0xFFF00000
  132. /*-----------------------------------------------------------------------
  133. * Definitions for initial stack pointer and data area (in DPRAM)
  134. */
  135. #define CFG_INIT_RAM_ADDR CFG_IMMR
  136. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  137. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  138. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  139. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  140. /*-----------------------------------------------------------------------
  141. * Start addresses for the final memory configuration
  142. * (Set up by the startup code)
  143. * Please note that CFG_SDRAM_BASE _must_ start at 0
  144. */
  145. #define CFG_SDRAM_BASE 0x00000000
  146. #define CFG_FLASH_BASE 0x40000000
  147. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  148. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  149. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  150. /*
  151. * For booting Linux, the board info and command line data
  152. * have to be in the first 8 MB of memory, since this is
  153. * the maximum mapped by the Linux kernel during initialization.
  154. */
  155. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  156. /*-----------------------------------------------------------------------
  157. * FLASH organization
  158. */
  159. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  160. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  161. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  162. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  163. #define CFG_ENV_IS_IN_FLASH 1
  164. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  165. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  166. /* Address and size of Redundant Environment Sector */
  167. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  168. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  169. /*-----------------------------------------------------------------------
  170. * Hardware Information Block
  171. */
  172. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  173. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  174. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  175. /*-----------------------------------------------------------------------
  176. * Cache Configuration
  177. */
  178. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  179. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  180. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  181. #endif
  182. /*-----------------------------------------------------------------------
  183. * SYPCR - System Protection Control 11-9
  184. * SYPCR can only be written once after reset!
  185. *-----------------------------------------------------------------------
  186. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  187. */
  188. #if defined(CONFIG_WATCHDOG)
  189. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  190. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  191. #else
  192. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  193. #endif
  194. /*-----------------------------------------------------------------------
  195. * SIUMCR - SIU Module Configuration 11-6
  196. *-----------------------------------------------------------------------
  197. * PCMCIA config., multi-function pin tri-state
  198. */
  199. #ifndef CONFIG_CAN_DRIVER
  200. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  201. #else /* we must activate GPL5 in the SIUMCR for CAN */
  202. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  203. #endif /* CONFIG_CAN_DRIVER */
  204. /*-----------------------------------------------------------------------
  205. * TBSCR - Time Base Status and Control 11-26
  206. *-----------------------------------------------------------------------
  207. * Clear Reference Interrupt Status, Timebase freezing enabled
  208. */
  209. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  210. /*-----------------------------------------------------------------------
  211. * RTCSC - Real-Time Clock Status and Control Register 11-27
  212. *-----------------------------------------------------------------------
  213. */
  214. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  215. /*-----------------------------------------------------------------------
  216. * PISCR - Periodic Interrupt Status and Control 11-31
  217. *-----------------------------------------------------------------------
  218. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  219. */
  220. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  221. /*-----------------------------------------------------------------------
  222. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  223. *-----------------------------------------------------------------------
  224. * Reset PLL lock status sticky bit, timer expired status bit and timer
  225. * interrupt status bit
  226. */
  227. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  228. /*-----------------------------------------------------------------------
  229. * SCCR - System Clock and reset Control Register 15-27
  230. *-----------------------------------------------------------------------
  231. * Set clock output, timebase and RTC source and divider,
  232. * power management and some other internal clocks
  233. */
  234. #define SCCR_MASK SCCR_EBDF11
  235. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  236. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  237. SCCR_DFALCD00)
  238. /*-----------------------------------------------------------------------
  239. * PCMCIA stuff
  240. *-----------------------------------------------------------------------
  241. *
  242. */
  243. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  244. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  245. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  246. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  247. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  248. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  249. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  250. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  251. /*-----------------------------------------------------------------------
  252. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  253. *-----------------------------------------------------------------------
  254. */
  255. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  256. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  257. #undef CONFIG_IDE_LED /* LED for ide not supported */
  258. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  259. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  260. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  261. #define CFG_ATA_IDE0_OFFSET 0x0000
  262. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  263. /* Offset for data I/O */
  264. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  265. /* Offset for normal register accesses */
  266. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  267. /* Offset for alternate registers */
  268. #define CFG_ATA_ALT_OFFSET 0x0100
  269. /*-----------------------------------------------------------------------
  270. *
  271. *-----------------------------------------------------------------------
  272. *
  273. */
  274. #define CFG_DER 0
  275. /*
  276. * Init Memory Controller:
  277. *
  278. * BR0/1 and OR0/1 (FLASH)
  279. */
  280. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  281. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  282. /* used to re-map FLASH both when starting from SRAM or FLASH:
  283. * restrict access enough to keep SRAM working (if any)
  284. * but not too much to meddle with FLASH accesses
  285. */
  286. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  287. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  288. /*
  289. * FLASH timing:
  290. */
  291. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  292. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  293. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  294. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  295. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  296. #define CFG_OR1_REMAP CFG_OR0_REMAP
  297. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  298. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  299. /*
  300. * BR2/3 and OR2/3 (SDRAM)
  301. *
  302. */
  303. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  304. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  305. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  306. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  307. #define CFG_OR_TIMING_SDRAM 0x00000A00
  308. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  309. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  310. #ifndef CONFIG_CAN_DRIVER
  311. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  312. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  313. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  314. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  315. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  316. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  317. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  318. BR_PS_8 | BR_MS_UPMB | BR_V )
  319. #endif /* CONFIG_CAN_DRIVER */
  320. /*
  321. * Memory Periodic Timer Prescaler
  322. *
  323. * The Divider for PTA (refresh timer) configuration is based on an
  324. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  325. * the number of chip selects (NCS) and the actually needed refresh
  326. * rate is done by setting MPTPR.
  327. *
  328. * PTA is calculated from
  329. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  330. *
  331. * gclk CPU clock (not bus clock!)
  332. * Trefresh Refresh cycle * 4 (four word bursts used)
  333. *
  334. * 4096 Rows from SDRAM example configuration
  335. * 1000 factor s -> ms
  336. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  337. * 4 Number of refresh cycles per period
  338. * 64 Refresh cycle in ms per number of rows
  339. * --------------------------------------------
  340. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  341. *
  342. * 50 MHz => 50.000.000 / Divider = 98
  343. * 66 Mhz => 66.000.000 / Divider = 129
  344. * 80 Mhz => 80.000.000 / Divider = 156
  345. */
  346. #define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  347. #define CFG_MAMR_PTA 98
  348. /*
  349. * For 16 MBit, refresh rates could be 31.3 us
  350. * (= 64 ms / 2K = 125 / quad bursts).
  351. * For a simpler initialization, 15.6 us is used instead.
  352. *
  353. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  354. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  355. */
  356. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  357. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  358. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  359. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  360. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  361. /*
  362. * MAMR settings for SDRAM
  363. */
  364. /* 8 column SDRAM */
  365. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  366. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  367. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  368. /* 9 column SDRAM */
  369. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  370. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  371. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  372. /*
  373. * Internal Definitions
  374. *
  375. * Boot Flags
  376. */
  377. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  378. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  379. /* Map peripheral control registers on CS4 */
  380. #define CFG_PERIPHERAL_BASE 0xA0000000
  381. #define CFG_PERIPHERAL_OR_AM 0xFFFF8000 /* 32 kB address mask */
  382. #define CFG_OR4_PRELIM (CFG_PERIPHERAL_OR_AM | OR_TRLX | OR_CSNT_SAM | \
  383. OR_SCY_2_CLK)
  384. #define CFG_BR4_PRELIM ((CFG_PERIPHERAL_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  385. #define PCMCIA_CTRL (CFG_PERIPHERAL_BASE + 0xB00)
  386. #endif /* __CONFIG_H */