tqm8xx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #if 0
  24. #define DEBUG
  25. #endif
  26. #include <common.h>
  27. #include <mpc8xx.h>
  28. #ifdef CONFIG_PS2MULT
  29. #include <ps2mult.h>
  30. #endif
  31. DECLARE_GLOBAL_DATA_PTR;
  32. static long int dram_size (long int, long int *, long int);
  33. #define _NOT_USED_ 0xFFFFFFFF
  34. const uint sdram_table[] =
  35. {
  36. /*
  37. * Single Read. (Offset 0 in UPMA RAM)
  38. */
  39. 0x1F0DFC04, 0xEEAFBC04, 0x11AF7C04, 0xEFBAFC00,
  40. 0x1FF5FC47, /* last */
  41. /*
  42. * SDRAM Initialization (offset 5 in UPMA RAM)
  43. *
  44. * This is no UPM entry point. The following definition uses
  45. * the remaining space to establish an initialization
  46. * sequence, which is executed by a RUN command.
  47. *
  48. */
  49. 0x1FF5FC34, 0xEFEABC34, 0x1FB57C35, /* last */
  50. /*
  51. * Burst Read. (Offset 8 in UPMA RAM)
  52. */
  53. 0x1F0DFC04, 0xEEAFBC04, 0x10AF7C04, 0xF0AFFC00,
  54. 0xF0AFFC00, 0xF1AFFC00, 0xEFBAFC00, 0x1FF5FC47, /* last */
  55. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  56. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  57. /*
  58. * Single Write. (Offset 18 in UPMA RAM)
  59. */
  60. 0x1F0DFC04, 0xEEABBC00, 0x01B27C04, 0x1FF5FC47, /* last */
  61. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  62. /*
  63. * Burst Write. (Offset 20 in UPMA RAM)
  64. */
  65. 0x1F0DFC04, 0xEEABBC00, 0x10A77C00, 0xF0AFFC00,
  66. 0xF0AFFC00, 0xE1BAFC04, 0x1FF5FC47, /* last */
  67. _NOT_USED_,
  68. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  69. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  70. /*
  71. * Refresh (Offset 30 in UPMA RAM)
  72. */
  73. 0x1FFD7C84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
  74. 0xFFFFFC84, 0xFFFFFC07, /* last */
  75. _NOT_USED_, _NOT_USED_,
  76. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  77. /*
  78. * Exception. (Offset 3c in UPMA RAM)
  79. */
  80. 0x7FFFFC07, /* last */
  81. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  82. };
  83. /* ------------------------------------------------------------------------- */
  84. /*
  85. * Check Board Identity:
  86. *
  87. * Test TQ ID string (TQM8xx...)
  88. * If present, check for "L" type (no second DRAM bank),
  89. * otherwise "L" type is assumed as default.
  90. *
  91. * Set board_type to 'L' for "L" type, 'M' for "M" type, 0 else.
  92. */
  93. int checkboard (void)
  94. {
  95. char *s = getenv ("serial#");
  96. puts ("Board: ");
  97. if (!s || strncmp (s, "TQM8", 4)) {
  98. puts ("### No HW ID - assuming TQM8xxL\n");
  99. return (0);
  100. }
  101. if ((*(s + 6) == 'L')) { /* a TQM8xxL type */
  102. gd->board_type = 'L';
  103. }
  104. if ((*(s + 6) == 'M')) { /* a TQM8xxM type */
  105. gd->board_type = 'M';
  106. }
  107. for (; *s; ++s) {
  108. if (*s == ' ')
  109. break;
  110. putc (*s);
  111. }
  112. #ifdef CONFIG_VIRTLAB2
  113. puts (" (Virtlab2)");
  114. #endif
  115. putc ('\n');
  116. return (0);
  117. }
  118. /* ------------------------------------------------------------------------- */
  119. long int initdram (int board_type)
  120. {
  121. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  122. volatile memctl8xx_t *memctl = &immap->im_memctl;
  123. long int size8, size9, size10;
  124. long int size_b0 = 0;
  125. long int size_b1 = 0;
  126. upmconfig (UPMA, (uint *) sdram_table,
  127. sizeof (sdram_table) / sizeof (uint));
  128. /*
  129. * Preliminary prescaler for refresh (depends on number of
  130. * banks): This value is selected for four cycles every 62.4 us
  131. * with two SDRAM banks or four cycles every 31.2 us with one
  132. * bank. It will be adjusted after memory sizing.
  133. */
  134. memctl->memc_mptpr = CFG_MPTPR_2BK_8K;
  135. /*
  136. * The following value is used as an address (i.e. opcode) for
  137. * the LOAD MODE REGISTER COMMAND during SDRAM initialisation. If
  138. * the port size is 32bit the SDRAM does NOT "see" the lower two
  139. * address lines, i.e. mar=0x00000088 -> opcode=0x00000022 for
  140. * MICRON SDRAMs:
  141. * -> 0 00 010 0 010
  142. * | | | | +- Burst Length = 4
  143. * | | | +----- Burst Type = Sequential
  144. * | | +------- CAS Latency = 2
  145. * | +----------- Operating Mode = Standard
  146. * +-------------- Write Burst Mode = Programmed Burst Length
  147. */
  148. memctl->memc_mar = 0x00000088;
  149. /*
  150. * Map controller banks 2 and 3 to the SDRAM banks 2 and 3 at
  151. * preliminary addresses - these have to be modified after the
  152. * SDRAM size has been determined.
  153. */
  154. memctl->memc_or2 = CFG_OR2_PRELIM;
  155. memctl->memc_br2 = CFG_BR2_PRELIM;
  156. #ifndef CONFIG_CAN_DRIVER
  157. if ((board_type != 'L') &&
  158. (board_type != 'M') ) { /* "L" and "M" type boards have only one bank SDRAM */
  159. memctl->memc_or3 = CFG_OR3_PRELIM;
  160. memctl->memc_br3 = CFG_BR3_PRELIM;
  161. }
  162. #endif /* CONFIG_CAN_DRIVER */
  163. memctl->memc_mamr = CFG_MAMR_8COL & (~(MAMR_PTAE)); /* no refresh yet */
  164. udelay (200);
  165. /* perform SDRAM initializsation sequence */
  166. memctl->memc_mcr = 0x80004105; /* SDRAM bank 0 */
  167. udelay (1);
  168. memctl->memc_mcr = 0x80004230; /* SDRAM bank 0 - execute twice */
  169. udelay (1);
  170. #ifndef CONFIG_CAN_DRIVER
  171. if ((board_type != 'L') &&
  172. (board_type != 'M') ) { /* "L" and "M" type boards have only one bank SDRAM */
  173. memctl->memc_mcr = 0x80006105; /* SDRAM bank 1 */
  174. udelay (1);
  175. memctl->memc_mcr = 0x80006230; /* SDRAM bank 1 - execute twice */
  176. udelay (1);
  177. }
  178. #endif /* CONFIG_CAN_DRIVER */
  179. memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
  180. udelay (1000);
  181. /*
  182. * Check Bank 0 Memory Size for re-configuration
  183. *
  184. * try 8 column mode
  185. */
  186. size8 = dram_size (CFG_MAMR_8COL, SDRAM_BASE2_PRELIM,
  187. SDRAM_MAX_SIZE);
  188. debug ("SDRAM Bank 0 in 8 column mode: %ld MB\n", size8 >> 20);
  189. udelay (1000);
  190. /*
  191. * try 9 column mode
  192. */
  193. size9 = dram_size (CFG_MAMR_9COL, SDRAM_BASE2_PRELIM,
  194. SDRAM_MAX_SIZE);
  195. debug ("SDRAM Bank 0 in 9 column mode: %ld MB\n", size9 >> 20);
  196. udelay(1000);
  197. #if defined(CFG_MAMR_10COL)
  198. /*
  199. * try 10 column mode
  200. */
  201. size10 = dram_size (CFG_MAMR_10COL, (ulong *) SDRAM_BASE2_PRELIM,
  202. SDRAM_MAX_SIZE);
  203. debug ("SDRAM Bank 0 in 10 column mode: %ld MB\n", size10 >> 20);
  204. #else
  205. size10 = 0;
  206. #endif /* CFG_MAMR_10COL */
  207. if ((size8 < size10) && (size9 < size10)) {
  208. size_b0 = size10;
  209. } else if ((size8 < size9) && (size10 < size9)) {
  210. size_b0 = size9;
  211. memctl->memc_mamr = CFG_MAMR_9COL;
  212. udelay (500);
  213. } else {
  214. size_b0 = size8;
  215. memctl->memc_mamr = CFG_MAMR_8COL;
  216. udelay (500);
  217. }
  218. debug ("SDRAM Bank 0: %ld MB\n", size_b0 >> 20);
  219. #ifndef CONFIG_CAN_DRIVER
  220. if ((board_type != 'L') &&
  221. (board_type != 'M') ) { /* "L" and "M" type boards have only one bank SDRAM */
  222. /*
  223. * Check Bank 1 Memory Size
  224. * use current column settings
  225. * [9 column SDRAM may also be used in 8 column mode,
  226. * but then only half the real size will be used.]
  227. */
  228. size_b1 = dram_size (memctl->memc_mamr, (long int *)SDRAM_BASE3_PRELIM,
  229. SDRAM_MAX_SIZE);
  230. debug ("SDRAM Bank 1: %ld MB\n", size_b1 >> 20);
  231. } else {
  232. size_b1 = 0;
  233. }
  234. #endif /* CONFIG_CAN_DRIVER */
  235. udelay (1000);
  236. /*
  237. * Adjust refresh rate depending on SDRAM type, both banks
  238. * For types > 128 MBit leave it at the current (fast) rate
  239. */
  240. if ((size_b0 < 0x02000000) && (size_b1 < 0x02000000)) {
  241. /* reduce to 15.6 us (62.4 us / quad) */
  242. memctl->memc_mptpr = CFG_MPTPR_2BK_4K;
  243. udelay (1000);
  244. }
  245. /*
  246. * Final mapping: map bigger bank first
  247. */
  248. if (size_b1 > size_b0) { /* SDRAM Bank 1 is bigger - map first */
  249. memctl->memc_or3 = ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  250. memctl->memc_br3 = (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  251. if (size_b0 > 0) {
  252. /*
  253. * Position Bank 0 immediately above Bank 1
  254. */
  255. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  256. memctl->memc_br2 = ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  257. + size_b1;
  258. } else {
  259. unsigned long reg;
  260. /*
  261. * No bank 0
  262. *
  263. * invalidate bank
  264. */
  265. memctl->memc_br2 = 0;
  266. /* adjust refresh rate depending on SDRAM type, one bank */
  267. reg = memctl->memc_mptpr;
  268. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  269. memctl->memc_mptpr = reg;
  270. }
  271. } else { /* SDRAM Bank 0 is bigger - map first */
  272. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  273. memctl->memc_br2 =
  274. (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  275. if (size_b1 > 0) {
  276. /*
  277. * Position Bank 1 immediately above Bank 0
  278. */
  279. memctl->memc_or3 =
  280. ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  281. memctl->memc_br3 =
  282. ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  283. + size_b0;
  284. } else {
  285. unsigned long reg;
  286. #ifndef CONFIG_CAN_DRIVER
  287. /*
  288. * No bank 1
  289. *
  290. * invalidate bank
  291. */
  292. memctl->memc_br3 = 0;
  293. #endif /* CONFIG_CAN_DRIVER */
  294. /* adjust refresh rate depending on SDRAM type, one bank */
  295. reg = memctl->memc_mptpr;
  296. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  297. memctl->memc_mptpr = reg;
  298. }
  299. }
  300. udelay (10000);
  301. #ifdef CONFIG_CAN_DRIVER
  302. /* Initialize OR3 / BR3 */
  303. memctl->memc_or3 = CFG_OR3_CAN;
  304. memctl->memc_br3 = CFG_BR3_CAN;
  305. /* Initialize MBMR */
  306. memctl->memc_mbmr = MBMR_GPL_B4DIS; /* GPL_B4 ouput line Disable */
  307. /* Initialize UPMB for CAN: single read */
  308. memctl->memc_mdr = 0xFFFFC004;
  309. memctl->memc_mcr = 0x0100 | UPMB;
  310. memctl->memc_mdr = 0x0FFFD004;
  311. memctl->memc_mcr = 0x0101 | UPMB;
  312. memctl->memc_mdr = 0x0FFFC000;
  313. memctl->memc_mcr = 0x0102 | UPMB;
  314. memctl->memc_mdr = 0x3FFFC004;
  315. memctl->memc_mcr = 0x0103 | UPMB;
  316. memctl->memc_mdr = 0xFFFFDC05;
  317. memctl->memc_mcr = 0x0104 | UPMB;
  318. /* Initialize UPMB for CAN: single write */
  319. memctl->memc_mdr = 0xFFFCC004;
  320. memctl->memc_mcr = 0x0118 | UPMB;
  321. memctl->memc_mdr = 0xCFFCD004;
  322. memctl->memc_mcr = 0x0119 | UPMB;
  323. memctl->memc_mdr = 0x0FFCC000;
  324. memctl->memc_mcr = 0x011A | UPMB;
  325. memctl->memc_mdr = 0x7FFCC004;
  326. memctl->memc_mcr = 0x011B | UPMB;
  327. memctl->memc_mdr = 0xFFFDCC05;
  328. memctl->memc_mcr = 0x011C | UPMB;
  329. #endif /* CONFIG_CAN_DRIVER */
  330. #ifdef CONFIG_ISP1362_USB
  331. /* Initialize OR5 / BR5 */
  332. memctl->memc_or5 = CFG_OR5_ISP1362;
  333. memctl->memc_br5 = CFG_BR5_ISP1362;
  334. #endif /* CONFIG_ISP1362_USB */
  335. return (size_b0 + size_b1);
  336. }
  337. /* ------------------------------------------------------------------------- */
  338. /*
  339. * Check memory range for valid RAM. A simple memory test determines
  340. * the actually available RAM size between addresses `base' and
  341. * `base + maxsize'. Some (not all) hardware errors are detected:
  342. * - short between address lines
  343. * - short between data lines
  344. */
  345. static long int dram_size (long int mamr_value, long int *base, long int maxsize)
  346. {
  347. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  348. volatile memctl8xx_t *memctl = &immap->im_memctl;
  349. memctl->memc_mamr = mamr_value;
  350. return (get_ram_size(base, maxsize));
  351. }
  352. /* ------------------------------------------------------------------------- */
  353. #ifdef CONFIG_PS2MULT
  354. #ifdef CONFIG_HMI10
  355. #define BASE_BAUD ( 1843200 / 16 )
  356. struct serial_state rs_table[] = {
  357. { BASE_BAUD, 4, (void*)0xec140000 },
  358. { BASE_BAUD, 2, (void*)0xec150000 },
  359. { BASE_BAUD, 6, (void*)0xec160000 },
  360. { BASE_BAUD, 10, (void*)0xec170000 },
  361. };
  362. #ifdef CONFIG_BOARD_EARLY_INIT_R
  363. int board_early_init_r (void)
  364. {
  365. ps2mult_early_init();
  366. return (0);
  367. }
  368. #endif
  369. #endif /* CONFIG_HMI10 */
  370. #endif /* CONFIG_PS2MULT */
  371. /* ---------------------------------------------------------------------------- */
  372. /* HMI10 specific stuff */
  373. /* ---------------------------------------------------------------------------- */
  374. #ifdef CONFIG_HMI10
  375. int misc_init_r (void)
  376. {
  377. # ifdef CONFIG_IDE_LED
  378. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  379. /* Configure PA15 as output port */
  380. immap->im_ioport.iop_padir |= 0x0001;
  381. immap->im_ioport.iop_paodr |= 0x0001;
  382. immap->im_ioport.iop_papar &= ~0x0001;
  383. immap->im_ioport.iop_padat &= ~0x0001; /* turn it off */
  384. # endif
  385. return (0);
  386. }
  387. # ifdef CONFIG_IDE_LED
  388. void ide_led (uchar led, uchar status)
  389. {
  390. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  391. /* We have one led for both pcmcia slots */
  392. if (status) { /* led on */
  393. immap->im_ioport.iop_padat |= 0x0001;
  394. } else {
  395. immap->im_ioport.iop_padat &= ~0x0001;
  396. }
  397. }
  398. # endif
  399. #endif /* CONFIG_HMI10 */
  400. /* ---------------------------------------------------------------------------- */
  401. /* NSCU specific stuff */
  402. /* ---------------------------------------------------------------------------- */
  403. #ifdef CONFIG_NSCU
  404. int misc_init_r (void)
  405. {
  406. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  407. /* wake up ethernet module */
  408. immr->im_ioport.iop_pcpar &= ~0x0004; /* GPIO pin */
  409. immr->im_ioport.iop_pcdir |= 0x0004; /* output */
  410. immr->im_ioport.iop_pcso &= ~0x0004; /* for clarity */
  411. immr->im_ioport.iop_pcdat |= 0x0004; /* enable */
  412. return (0);
  413. }
  414. #endif /* CONFIG_NSCU */
  415. /* ------------------------------------------------------------------------- */