lowlevel_init.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. /*
  2. * Copyright (C) 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  3. * Copyright (C) 2011 Renesas Solutions Corp.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <config.h>
  21. #include <version.h>
  22. #include <asm/processor.h>
  23. #include <asm/macro.h>
  24. #include <asm/processor.h>
  25. .global lowlevel_init
  26. .text
  27. .align 2
  28. lowlevel_init:
  29. /* WDT */
  30. write32 WDTCSR_A, WDTCSR_D
  31. /* MMU */
  32. write32 MMUCR_A, MMUCR_D
  33. write32 FRQCR2_A, FRQCR2_D
  34. write32 FRQCR0_A, FRQCR0_D
  35. write32 CS0CTRL_A, CS0CTRL_D
  36. write32 CS1CTRL_A, CS1CTRL_D
  37. write32 CS0CTRL2_A, CS0CTRL2_D
  38. write32 CSPWCR0_A, CSPWCR0_D
  39. write32 CSPWCR1_A, CSPWCR1_D
  40. write32 CS1GDST_A, CS1GDST_D
  41. # clock mode check
  42. mov.l MODEMR, r1
  43. mov.l @r1, r0
  44. and #6, r0 /* Check 1 and 2 bit.*/
  45. cmp/eq #2, r0 /* 0x02 is 533Mhz mode */
  46. bt init_lbsc_533
  47. init_lbsc_400:
  48. write32 CSWCR0_A, CSWCR0_D_400
  49. write32 CSWCR1_A, CSWCR1_D
  50. bra init_dbsc3_400_pad
  51. nop
  52. .align 2
  53. MODEMR: .long 0xFFCC0020
  54. WDTCSR_A: .long 0xFFCC0004
  55. WDTCSR_D: .long 0xA5000000
  56. MMUCR_A: .long 0xFF000010
  57. MMUCR_D: .long 0x00000004
  58. FRQCR2_A: .long 0xFFC80008
  59. FRQCR2_D: .long 0x00000000
  60. FRQCR0_A: .long 0xFFC80000
  61. FRQCR0_D: .long 0xCF000001
  62. CS0CTRL_A: .long 0xFF800200
  63. CS0CTRL_D: .long 0x00000020
  64. CS1CTRL_A: .long 0xFF800204
  65. CS1CTRL_D: .long 0x00000020
  66. CS0CTRL2_A: .long 0xFF800220
  67. CS0CTRL2_D: .long 0x00004000
  68. CSPWCR0_A: .long 0xFF800280
  69. CSPWCR0_D: .long 0x00000000
  70. CSPWCR1_A: .long 0xFF800284
  71. CSPWCR1_D: .long 0x00000000
  72. CS1GDST_A: .long 0xFF8002C0
  73. CS1GDST_D: .long 0x00000011
  74. init_lbsc_533:
  75. write32 CSWCR0_A, CSWCR0_D_533
  76. write32 CSWCR1_A, CSWCR1_D
  77. bra init_dbsc3_533_pad
  78. nop
  79. .align 2
  80. CSWCR0_A: .long 0xFF800230
  81. CSWCR0_D_533: .long 0x01120104
  82. CSWCR0_D_400: .long 0x02120114
  83. /* CSWCR0_D_400: .long 0x01160116 */
  84. CSWCR1_A: .long 0xFF800234
  85. CSWCR1_D: .long 0x077F077F
  86. /* CSWCR1_D_400: .long 0x00120012 */
  87. init_dbsc3_400_pad:
  88. write32 DBPDCNT3_A, DBPDCNT3_D
  89. wait_timer WAIT_200US_400
  90. write32 DBPDCNT0_A, DBPDCNT0_D_400
  91. write32 DBPDCNT3_A, DBPDCNT3_D0
  92. write32 DBPDCNT1_A, DBPDCNT1_D
  93. write32 DBPDCNT3_A, DBPDCNT3_D1
  94. wait_timer WAIT_32MCLK
  95. write32 DBPDCNT3_A, DBPDCNT3_D2
  96. wait_timer WAIT_100US_400
  97. write32 DBPDCNT3_A, DBPDCNT3_D3
  98. wait_timer WAIT_16MCLK
  99. write32 DBPDCNT3_A, DBPDCNT3_D4
  100. wait_timer WAIT_200US_400
  101. write32 DBPDCNT3_A, DBPDCNT3_D5
  102. wait_timer WAIT_1MCLK
  103. write32 DBPDCNT3_A, DBPDCNT3_D6
  104. wait_timer WAIT_10KMCLK
  105. bra init_dbsc3_ctrl_400
  106. nop
  107. .align 2
  108. init_dbsc3_533_pad:
  109. write32 DBPDCNT3_A, DBPDCNT3_D
  110. wait_timer WAIT_200US_533
  111. write32 DBPDCNT0_A, DBPDCNT0_D_533
  112. write32 DBPDCNT3_A, DBPDCNT3_D0
  113. write32 DBPDCNT1_A, DBPDCNT1_D
  114. write32 DBPDCNT3_A, DBPDCNT3_D1
  115. wait_timer WAIT_32MCLK
  116. write32 DBPDCNT3_A, DBPDCNT3_D2
  117. wait_timer WAIT_100US_533
  118. write32 DBPDCNT3_A, DBPDCNT3_D3
  119. wait_timer WAIT_16MCLK
  120. write32 DBPDCNT3_A, DBPDCNT3_D4
  121. wait_timer WAIT_200US_533
  122. write32 DBPDCNT3_A, DBPDCNT3_D5
  123. wait_timer WAIT_1MCLK
  124. write32 DBPDCNT3_A, DBPDCNT3_D6
  125. wait_timer WAIT_10KMCLK
  126. bra init_dbsc3_ctrl_533
  127. nop
  128. .align 2
  129. WAIT_200US_400: .long 40000
  130. WAIT_200US_533: .long 53300
  131. WAIT_100US_400: .long 20000
  132. WAIT_100US_533: .long 26650
  133. WAIT_32MCLK: .long 32
  134. WAIT_16MCLK: .long 16
  135. WAIT_1MCLK: .long 1
  136. WAIT_10KMCLK: .long 10000
  137. DBPDCNT0_A: .long 0xFE800200
  138. DBPDCNT0_D_533: .long 0x00010245
  139. DBPDCNT0_D_400: .long 0x00010235
  140. DBPDCNT1_A: .long 0xFE800204
  141. DBPDCNT1_D: .long 0x00000014
  142. DBPDCNT3_A: .long 0xFE80020C
  143. DBPDCNT3_D: .long 0x80000000
  144. DBPDCNT3_D0: .long 0x800F0000
  145. DBPDCNT3_D1: .long 0x800F1000
  146. DBPDCNT3_D2: .long 0x820F1000
  147. DBPDCNT3_D3: .long 0x860F1000
  148. DBPDCNT3_D4: .long 0x870F1000
  149. DBPDCNT3_D5: .long 0x870F3000
  150. DBPDCNT3_D6: .long 0x870F7000
  151. init_dbsc3_ctrl_400:
  152. write32 DBKIND_A, DBKIND_D
  153. write32 DBCONF_A, DBCONF_D
  154. write32 DBTR0_A, DBTR0_D_400
  155. write32 DBTR1_A, DBTR1_D_400
  156. write32 DBTR2_A, DBTR2_D
  157. write32 DBTR3_A, DBTR3_D_400
  158. write32 DBTR4_A, DBTR4_D_400
  159. write32 DBTR5_A, DBTR5_D_400
  160. write32 DBTR6_A, DBTR6_D_400
  161. write32 DBTR7_A, DBTR7_D
  162. write32 DBTR8_A, DBTR8_D_400
  163. write32 DBTR9_A, DBTR9_D
  164. write32 DBTR10_A, DBTR10_D_400
  165. write32 DBTR11_A, DBTR11_D
  166. write32 DBTR12_A, DBTR12_D_400
  167. write32 DBTR13_A, DBTR13_D_400
  168. write32 DBTR14_A, DBTR14_D
  169. write32 DBTR15_A, DBTR15_D
  170. write32 DBTR16_A, DBTR16_D_400
  171. write32 DBTR17_A, DBTR17_D_400
  172. write32 DBTR18_A, DBTR18_D_400
  173. write32 DBBL_A, DBBL_D
  174. write32 DBRNK0_A, DBRNK0_D
  175. write32 DBCMD_A, DBCMD_D0_400
  176. write32 DBCMD_A, DBCMD_D1
  177. write32 DBCMD_A, DBCMD_D2
  178. write32 DBCMD_A, DBCMD_D3
  179. write32 DBCMD_A, DBCMD_D4
  180. write32 DBCMD_A, DBCMD_D5_400
  181. write32 DBCMD_A, DBCMD_D6
  182. write32 DBCMD_A, DBCMD_D7
  183. write32 DBCMD_A, DBCMD_D8
  184. write32 DBCMD_A, DBCMD_D9_400
  185. write32 DBCMD_A, DBCMD_D10
  186. write32 DBCMD_A, DBCMD_D11
  187. write32 DBCMD_A, DBCMD_D12
  188. write32 DBBS0CNT1_A, DBBS0CNT1_D
  189. write32 DBPDNCNF_A, DBPDNCNF_D
  190. write32 DBRFCNF0_A, DBRFCNF0_D
  191. write32 DBRFCNF1_A, DBRFCNF1_D_400
  192. write32 DBRFCNF2_A, DBRFCNF2_D
  193. write32 DBRFEN_A, DBRFEN_D
  194. write32 DBACEN_A, DBACEN_D
  195. write32 DBACEN_A, DBACEN_D
  196. /* Dummy read */
  197. mov.l DBWAIT_A, r1
  198. synco
  199. mov.l @r1, r0
  200. synco
  201. /* Dummy read */
  202. mov.l SDRAM_A, r1
  203. synco
  204. mov.l @r1, r0
  205. synco
  206. /* need sleep 186A0 */
  207. bra init_pfc_sh7734
  208. nop
  209. .align 2
  210. init_dbsc3_ctrl_533:
  211. write32 DBKIND_A, DBKIND_D
  212. write32 DBCONF_A, DBCONF_D
  213. write32 DBTR0_A, DBTR0_D_533
  214. write32 DBTR1_A, DBTR1_D_533
  215. write32 DBTR2_A, DBTR2_D
  216. write32 DBTR3_A, DBTR3_D_533
  217. write32 DBTR4_A, DBTR4_D_533
  218. write32 DBTR5_A, DBTR5_D_533
  219. write32 DBTR6_A, DBTR6_D_533
  220. write32 DBTR7_A, DBTR7_D
  221. write32 DBTR8_A, DBTR8_D_533
  222. write32 DBTR9_A, DBTR9_D
  223. write32 DBTR10_A, DBTR10_D_533
  224. write32 DBTR11_A, DBTR11_D
  225. write32 DBTR12_A, DBTR12_D_533
  226. write32 DBTR13_A, DBTR13_D_533
  227. write32 DBTR14_A, DBTR14_D
  228. write32 DBTR15_A, DBTR15_D
  229. write32 DBTR16_A, DBTR16_D_533
  230. write32 DBTR17_A, DBTR17_D_533
  231. write32 DBTR18_A, DBTR18_D_533
  232. write32 DBBL_A, DBBL_D
  233. write32 DBRNK0_A, DBRNK0_D
  234. write32 DBCMD_A, DBCMD_D0_533
  235. write32 DBCMD_A, DBCMD_D1
  236. write32 DBCMD_A, DBCMD_D2
  237. write32 DBCMD_A, DBCMD_D3
  238. write32 DBCMD_A, DBCMD_D4
  239. write32 DBCMD_A, DBCMD_D5_533
  240. write32 DBCMD_A, DBCMD_D6
  241. write32 DBCMD_A, DBCMD_D7
  242. write32 DBCMD_A, DBCMD_D8
  243. write32 DBCMD_A, DBCMD_D9_533
  244. write32 DBCMD_A, DBCMD_D10
  245. write32 DBCMD_A, DBCMD_D11
  246. write32 DBCMD_A, DBCMD_D12
  247. write32 DBBS0CNT1_A, DBBS0CNT1_D
  248. write32 DBPDNCNF_A, DBPDNCNF_D
  249. write32 DBRFCNF0_A, DBRFCNF0_D
  250. write32 DBRFCNF1_A, DBRFCNF1_D_533
  251. write32 DBRFCNF2_A, DBRFCNF2_D
  252. write32 DBRFEN_A, DBRFEN_D
  253. write32 DBACEN_A, DBACEN_D
  254. write32 DBACEN_A, DBACEN_D
  255. /* Dummy read */
  256. mov.l DBWAIT_A, r1
  257. synco
  258. mov.l @r1, r0
  259. synco
  260. /* Dummy read */
  261. mov.l SDRAM_A, r1
  262. synco
  263. mov.l @r1, r0
  264. synco
  265. /* need sleep 186A0 */
  266. bra init_pfc_sh7734
  267. nop
  268. .align 2
  269. DBKIND_A: .long 0xFE800020
  270. DBKIND_D: .long 0x00000005
  271. DBCONF_A: .long 0xFE800024
  272. DBCONF_D: .long 0x0D030A01
  273. DBTR0_A: .long 0xFE800040
  274. DBTR0_D_533:.long 0x00000004
  275. DBTR0_D_400:.long 0x00000003
  276. DBTR1_A: .long 0xFE800044
  277. DBTR1_D_533:.long 0x00000003
  278. DBTR1_D_400:.long 0x00000002
  279. DBTR2_A: .long 0xFE800048
  280. DBTR2_D: .long 0x00000000
  281. DBTR3_A: .long 0xFE800050
  282. DBTR3_D_533:.long 0x00000004
  283. DBTR3_D_400:.long 0x00000003
  284. DBTR4_A: .long 0xFE800054
  285. DBTR4_D_533:.long 0x00050004
  286. DBTR4_D_400:.long 0x00050003
  287. DBTR5_A: .long 0xFE800058
  288. DBTR5_D_533:.long 0x0000000F
  289. DBTR5_D_400:.long 0x0000000B
  290. DBTR6_A: .long 0xFE80005C
  291. DBTR6_D_533:.long 0x0000000B
  292. DBTR6_D_400:.long 0x00000008
  293. DBTR7_A: .long 0xFE800060
  294. DBTR7_D: .long 0x00000002 /* common value */
  295. DBTR8_A: .long 0xFE800064
  296. DBTR8_D_533:.long 0x0000000D
  297. DBTR8_D_400:.long 0x0000000A
  298. DBTR9_A: .long 0xFE800068
  299. DBTR9_D: .long 0x00000002 /* common value */
  300. DBTR10_A: .long 0xFE80006C
  301. DBTR10_D_533:.long 0x00000004
  302. DBTR10_D_400:.long 0x00000003
  303. DBTR11_A: .long 0xFE800070
  304. DBTR11_D: .long 0x00000008 /* common value */
  305. DBTR12_A: .long 0xFE800074
  306. DBTR12_D_533:.long 0x00000009
  307. DBTR12_D_400:.long 0x00000008
  308. DBTR13_A: .long 0xFE800078
  309. DBTR13_D_533:.long 0x00000022
  310. DBTR13_D_400:.long 0x0000001A
  311. DBTR14_A: .long 0xFE80007C
  312. DBTR14_D: .long 0x00070002 /* common value */
  313. DBTR15_A: .long 0xFE800080
  314. DBTR15_D: .long 0x00000003 /* common value */
  315. DBTR16_A: .long 0xFE800084
  316. DBTR16_D_533:.long 0x120A1001
  317. DBTR16_D_400:.long 0x12091001
  318. DBTR17_A: .long 0xFE800088
  319. DBTR17_D_533:.long 0x00040000
  320. DBTR17_D_400:.long 0x00030000
  321. DBTR18_A: .long 0xFE80008C
  322. DBTR18_D_533:.long 0x02010200
  323. DBTR18_D_400:.long 0x02000207
  324. DBBL_A: .long 0xFE8000B0
  325. DBBL_D: .long 0x00000000
  326. DBRNK0_A: .long 0xFE800100
  327. DBRNK0_D: .long 0x00000001
  328. DBCMD_A: .long 0xFE800018
  329. DBCMD_D0_533: .long 0x1100006B
  330. DBCMD_D0_400: .long 0x11000050
  331. DBCMD_D1: .long 0x0B000000 /* common value */
  332. DBCMD_D2: .long 0x2A004000 /* common value */
  333. DBCMD_D3: .long 0x2B006000 /* common value */
  334. DBCMD_D4: .long 0x29002004 /* common value */
  335. DBCMD_D5_533: .long 0x28000743
  336. DBCMD_D5_400: .long 0x28000533
  337. DBCMD_D6: .long 0x0B000000 /* common value */
  338. DBCMD_D7: .long 0x0C000000 /* common value */
  339. DBCMD_D8: .long 0x0C000000 /* common value */
  340. DBCMD_D9_533: .long 0x28000643
  341. DBCMD_D9_400: .long 0x28000433
  342. DBCMD_D10: .long 0x000000C8 /* common value */
  343. DBCMD_D11: .long 0x29002384 /* common value */
  344. DBCMD_D12: .long 0x29002004 /* common value */
  345. DBBS0CNT1_A: .long 0xFE800304
  346. DBBS0CNT1_D: .long 0x00000000
  347. DBPDNCNF_A: .long 0xFE800180
  348. DBPDNCNF_D: .long 0x00000200
  349. DBRFCNF0_A: .long 0xFE8000E0
  350. DBRFCNF0_D: .long 0x000001FF
  351. DBRFCNF1_A: .long 0xFE8000E4
  352. DBRFCNF1_D_533: .long 0x00000805
  353. DBRFCNF1_D_400: .long 0x00000618
  354. DBRFCNF2_A: .long 0xFE8000E8
  355. DBRFCNF2_D: .long 0x00000000
  356. DBRFEN_A: .long 0xFE800014
  357. DBRFEN_D: .long 0x00000001
  358. DBACEN_A: .long 0xFE800010
  359. DBACEN_D: .long 0x00000001
  360. DBWAIT_A: .long 0xFE80001C
  361. SDRAM_A: .long 0x0C000000
  362. init_pfc_sh7734:
  363. write32 PFC_PMMR_A, PFC_PMMR_MODESEL1
  364. write32 PFC_MODESEL1_A, PFC_MODESEL1_D
  365. write32 PFC_PMMR_A, PFC_PMMR_MODESEL2
  366. write32 PFC_MODESEL2_A, PFC_MODESEL2_D
  367. write32 PFC_PMMR_A, PFC_PMMR_IPSR3
  368. write32 PFC_IPSR3_A, PFC_IPSR3_D
  369. write32 PFC_PMMR_A, PFC_PMMR_IPSR4
  370. write32 PFC_IPSR4_A, PFC_IPSR4_D
  371. write32 PFC_PMMR_A, PFC_PMMR_IPSR11
  372. write32 PFC_IPSR11_A, PFC_IPSR11_D
  373. write32 PFC_PMMR_A, PFC_PMMR_GPSR0
  374. write32 PFC_GPSR0_A, PFC_GPSR0_D
  375. write32 PFC_PMMR_A, PFC_PMMR_GPSR1
  376. write32 PFC_GPSR1_A, PFC_GPSR1_D
  377. write32 PFC_PMMR_A, PFC_PMMR_GPSR2
  378. write32 PFC_GPSR2_A, PFC_GPSR2_D
  379. write32 PFC_PMMR_A, PFC_PMMR_GPSR3
  380. write32 PFC_GPSR3_A, PFC_GPSR3_D
  381. write32 PFC_PMMR_A, PFC_PMMR_GPSR4
  382. write32 PFC_GPSR4_A, PFC_GPSR4_D
  383. write32 PFC_PMMR_A, PFC_PMMR_GPSR5
  384. write32 PFC_GPSR5_A, PFC_GPSR5_D
  385. /* sleep 186A0 */
  386. write32 GPIO2_INOUTSEL1_A, GPIO2_INOUTSEL1_D
  387. write32 GPIO1_OUTDT1_A, GPIO1_OUTDT1_D
  388. write32 GPIO2_INOUTSEL2_A, GPIO2_INOUTSEL2_D
  389. write32 GPIO2_OUTDT2_A, GPIO2_OUTDT2_D
  390. write32 GPIO4_INOUTSEL4_A, GPIO4_INOUTSEL4_D
  391. write32 GPIO4_OUTDT4_A, GPIO4_OUTDT4_D
  392. write32 CCR_A, CCR_D
  393. stc sr, r0
  394. mov.l SR_MASK_D, r1
  395. and r1, r0
  396. ldc r0, sr
  397. rts
  398. nop
  399. .align 2
  400. PFC_PMMR_A: .long 0xFFFC0000
  401. /* MODESEL
  402. * 28: Select IEBUS Group B
  403. */
  404. PFC_MODESEL1_A: .long 0xFFFC004C
  405. PFC_MODESEL1_D: .long 0x10000000
  406. PFC_PMMR_MODESEL1: .long 0xEFFFFFFF
  407. /* MODESEL
  408. * 9: Select SCIF3 Group B
  409. * 7: Select SCIF2 Group B
  410. * 4: Select SCIF1 Group B
  411. */
  412. PFC_MODESEL2_A: .long 0xFFFC0050
  413. PFC_MODESEL2_D: .long 0x00000290
  414. PFC_PMMR_MODESEL2: .long 0xFFFFFD6F
  415. # Enable functios
  416. # SD1_DAT2_A SD1_DAT1_A, SD1_DAT0_A,
  417. # EXWAIT0, RDW/RW, SD1_CMD_A, SD1_WP_A,
  418. # SD1_CD_A, TX3_B, RX3_B, CS1, D15
  419. PFC_IPSR3_A: .long 0xFFFC0028
  420. PFC_IPSR3_D: .long 0x09209248
  421. PFC_PMMR_IPSR3: .long 0xF6DF6DB7
  422. # Enable functios
  423. # RMII0_MDIO_A , RMII0_MDC_A,
  424. # RMII0_CRS_DV_A, RMII0_RX_ER_A,
  425. # RMII0_TXD_EN_A, MII0_RXD1_A
  426. PFC_IPSR4_A: .long 0xFFFC002C
  427. PFC_IPSR4_D: .long 0x0001B6DB
  428. PFC_PMMR_IPSR4: .long 0xFFFE4924
  429. # Enable functios
  430. # DACK1, DREQ1, SD1_DAT3_A, SD1_CLK_A, IERX_B,
  431. # IETX_B, TX0_A, RMII0_TXD0_A,
  432. # RMII0_TXD1_A, RMII0_TXD0_A, SDSEL, SDA0, SDA1, SCL1
  433. PFC_IPSR11_A: .long 0xFFFC0048
  434. PFC_IPSR11_D: .long 0x002C89B0
  435. PFC_PMMR_IPSR11:.long 0xFFD3764F
  436. PFC_GPSR0_A: .long 0xFFFC0004
  437. PFC_GPSR0_D: .long 0xFFFFFFFF
  438. PFC_PMMR_GPSR0: .long 0x00000000
  439. PFC_GPSR1_A: .long 0xFFFC0008
  440. PFC_GPSR1_D: .long 0x7FBF7FFF
  441. PFC_PMMR_GPSR1: .long 0x80408000
  442. PFC_GPSR2_A: .long 0xFFFC000C
  443. PFC_GPSR2_D: .long 0xBFC07EDF
  444. PFC_PMMR_GPSR2: .long 0x403F8120
  445. PFC_GPSR3_A: .long 0xFFFC0010
  446. PFC_GPSR3_D: .long 0xFFFFFFFF
  447. PFC_PMMR_GPSR3: .long 0x00000000
  448. PFC_GPSR4_A: .long 0xFFFC0014
  449. #if 0 /* orig */
  450. PFC_GPSR4_D: .long 0xFFFFFFFF
  451. PFC_PMMR_GPSR4: .long 0x00000000
  452. #else
  453. PFC_GPSR4_D: .long 0xFBFFFFFF
  454. PFC_PMMR_GPSR4: .long 0x04000000
  455. #endif
  456. PFC_GPSR5_A: .long 0xFFFC0018
  457. PFC_GPSR5_D: .long 0x00000C01
  458. PFC_PMMR_GPSR5: .long 0xFFFFF3FE
  459. I2C_ICCR2_A: .long 0xFFC70001
  460. I2C_ICCR2_D: .long 0x00
  461. I2C_ICCR2_D1: .long 0x20
  462. GPIO2_INOUTSEL1_A: .long 0xFFC41004
  463. GPIO2_INOUTSEL1_D: .long 0x80408000
  464. GPIO1_OUTDT1_A: .long 0xFFC41008 /* bit15: LED4, bit22: LED5 */
  465. GPIO1_OUTDT1_D: .long 0x80408000
  466. GPIO2_INOUTSEL2_A: .long 0xFFC42004
  467. GPIO2_INOUTSEL2_D: .long 0x40000120
  468. GPIO2_OUTDT2_A: .long 0xFFC42008
  469. GPIO2_OUTDT2_D: .long 0x40000120
  470. GPIO4_INOUTSEL4_A: .long 0xFFC44004
  471. GPIO4_INOUTSEL4_D: .long 0x04000000
  472. GPIO4_OUTDT4_A: .long 0xFFC44008
  473. GPIO4_OUTDT4_D: .long 0x04000000
  474. CCR_A: .long 0xFF00001C
  475. CCR_D: .long 0x0000090B
  476. SR_MASK_D: .long 0xEFFFFF0F