mp.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * Copyright 2008 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/processor.h>
  24. #include <ioports.h>
  25. #include <lmb.h>
  26. #include <asm/io.h>
  27. #include "mp.h"
  28. DECLARE_GLOBAL_DATA_PTR;
  29. u32 get_my_id()
  30. {
  31. return mfspr(SPRN_PIR);
  32. }
  33. int cpu_reset(int nr)
  34. {
  35. volatile ccsr_pic_t *pic = (void *)(CFG_MPC85xx_PIC_ADDR);
  36. out_be32(&pic->pir, 1 << nr);
  37. (void)in_be32(&pic->pir);
  38. out_be32(&pic->pir, 0x0);
  39. return 0;
  40. }
  41. int cpu_status(int nr)
  42. {
  43. u32 *table, id = get_my_id();
  44. if (nr == id) {
  45. table = (u32 *)get_spin_addr();
  46. printf("table base @ 0x%08x\n", table);
  47. } else {
  48. table = (u32 *)get_spin_addr() + nr * NUM_BOOT_ENTRY;
  49. printf("Running on cpu %d\n", id);
  50. printf("\n");
  51. printf("table @ 0x%08x:\n", table);
  52. printf(" addr - 0x%08x\n", table[BOOT_ENTRY_ADDR_LOWER]);
  53. printf(" pir - 0x%08x\n", table[BOOT_ENTRY_PIR]);
  54. printf(" r3 - 0x%08x\n", table[BOOT_ENTRY_R3_LOWER]);
  55. printf(" r6 - 0x%08x\n", table[BOOT_ENTRY_R6_LOWER]);
  56. }
  57. return 0;
  58. }
  59. static u8 boot_entry_map[4] = {
  60. 0,
  61. BOOT_ENTRY_PIR,
  62. BOOT_ENTRY_R3_LOWER,
  63. BOOT_ENTRY_R6_LOWER,
  64. };
  65. int cpu_release(int nr, int argc, char *argv[])
  66. {
  67. u32 i, val, *table = (u32 *)get_spin_addr() + nr * NUM_BOOT_ENTRY;
  68. u64 boot_addr;
  69. if (nr == get_my_id()) {
  70. printf("Invalid to release the boot core.\n\n");
  71. return 1;
  72. }
  73. if (argc != 4) {
  74. printf("Invalid number of arguments to release.\n\n");
  75. return 1;
  76. }
  77. #ifdef CFG_64BIT_STRTOUL
  78. boot_addr = simple_strtoull(argv[0], NULL, 16);
  79. #else
  80. boot_addr = simple_strtoul(argv[0], NULL, 16);
  81. #endif
  82. /* handle pir, r3, r6 */
  83. for (i = 1; i < 4; i++) {
  84. if (argv[i][0] != '-') {
  85. u8 entry = boot_entry_map[i];
  86. val = simple_strtoul(argv[i], NULL, 16);
  87. table[entry] = val;
  88. }
  89. }
  90. table[BOOT_ENTRY_ADDR_UPPER] = (u32)(boot_addr >> 32);
  91. table[BOOT_ENTRY_ADDR_LOWER] = (u32)(boot_addr & 0xffffffff);
  92. return 0;
  93. }
  94. ulong get_spin_addr(void)
  95. {
  96. extern ulong __secondary_start_page;
  97. extern ulong __spin_table;
  98. ulong addr =
  99. (ulong)&__spin_table - (ulong)&__secondary_start_page;
  100. addr += 0xfffff000;
  101. return addr;
  102. }
  103. static void pq3_mp_up(unsigned long bootpg)
  104. {
  105. u32 up, cpu_up_mask, whoami;
  106. u32 *table = (u32 *)get_spin_addr();
  107. volatile u32 bpcr;
  108. volatile ccsr_local_ecm_t *ecm = (void *)(CFG_MPC85xx_ECM_ADDR);
  109. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  110. volatile ccsr_pic_t *pic = (void *)(CFG_MPC85xx_PIC_ADDR);
  111. u32 devdisr;
  112. int timeout = 10;
  113. whoami = in_be32(&pic->whoami);
  114. out_be32(&ecm->bptr, 0x80000000 | (bootpg >> 12));
  115. /* disable time base at the platform */
  116. devdisr = in_be32(&gur->devdisr);
  117. if (whoami)
  118. devdisr |= MPC85xx_DEVDISR_TB0;
  119. else
  120. devdisr |= MPC85xx_DEVDISR_TB1;
  121. out_be32(&gur->devdisr, devdisr);
  122. /* release the hounds */
  123. up = ((1 << CONFIG_NR_CPUS) - 1);
  124. bpcr = in_be32(&ecm->eebpcr);
  125. bpcr |= (up << 24);
  126. out_be32(&ecm->eebpcr, bpcr);
  127. asm("sync; isync; msync");
  128. cpu_up_mask = 1 << whoami;
  129. /* wait for everyone */
  130. while (timeout) {
  131. int i;
  132. for (i = 1; i < CONFIG_NR_CPUS; i++) {
  133. if (table[i * NUM_BOOT_ENTRY + BOOT_ENTRY_ADDR_LOWER])
  134. cpu_up_mask |= (1 << i);
  135. };
  136. if ((cpu_up_mask & up) == up)
  137. break;
  138. udelay(100);
  139. timeout--;
  140. }
  141. if (timeout == 0)
  142. printf("CPU up timeout. CPU up mask is %x should be %x\n",
  143. cpu_up_mask, up);
  144. /* enable time base at the platform */
  145. if (whoami)
  146. devdisr |= MPC85xx_DEVDISR_TB1;
  147. else
  148. devdisr |= MPC85xx_DEVDISR_TB0;
  149. out_be32(&gur->devdisr, devdisr);
  150. mtspr(SPRN_TBWU, 0);
  151. mtspr(SPRN_TBWL, 0);
  152. devdisr &= ~(MPC85xx_DEVDISR_TB0 | MPC85xx_DEVDISR_TB1);
  153. out_be32(&gur->devdisr, devdisr);
  154. }
  155. void cpu_mp_lmb_reserve(struct lmb *lmb)
  156. {
  157. u32 bootpg;
  158. /* if we have 4G or more of memory, put the boot page at 4Gb-4k */
  159. if ((u64)gd->ram_size > 0xfffff000)
  160. bootpg = 0xfffff000;
  161. else
  162. bootpg = gd->ram_size - 4096;
  163. lmb_reserve(lmb, bootpg, 4096);
  164. }
  165. void setup_mp(void)
  166. {
  167. extern ulong __secondary_start_page;
  168. ulong fixup = (ulong)&__secondary_start_page;
  169. u32 bootpg;
  170. /* if we have 4G or more of memory, put the boot page at 4Gb-4k */
  171. if ((u64)gd->ram_size > 0xfffff000)
  172. bootpg = 0xfffff000;
  173. else
  174. bootpg = gd->ram_size - 4096;
  175. memcpy((void *)bootpg, (void *)fixup, 4096);
  176. flush_cache(bootpg, 4096);
  177. pq3_mp_up(bootpg);
  178. }