igep0020.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * (C) Copyright 2010
  3. * ISEE 2007 SL, <www.iseebcn.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <netdev.h>
  25. #include <twl4030.h>
  26. #include <asm/io.h>
  27. #include <asm/gpio.h>
  28. #include <asm/arch/mem.h>
  29. #include <asm/arch/mmc_host_def.h>
  30. #include <asm/arch/mux.h>
  31. #include <asm/arch/sys_proto.h>
  32. #include <asm/arch/omap_gpmc.h>
  33. #include <asm/mach-types.h>
  34. #include "igep0020.h"
  35. DECLARE_GLOBAL_DATA_PTR;
  36. /* GPMC definitions for LAN9221 chips */
  37. static const u32 gpmc_lan_config[] = {
  38. NET_LAN9221_GPMC_CONFIG1,
  39. NET_LAN9221_GPMC_CONFIG2,
  40. NET_LAN9221_GPMC_CONFIG3,
  41. NET_LAN9221_GPMC_CONFIG4,
  42. NET_LAN9221_GPMC_CONFIG5,
  43. NET_LAN9221_GPMC_CONFIG6,
  44. };
  45. /*
  46. * Routine: board_init
  47. * Description: Early hardware init.
  48. */
  49. int board_init(void)
  50. {
  51. gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
  52. /* boot param addr */
  53. gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
  54. return 0;
  55. }
  56. #ifdef CONFIG_SPL_BUILD
  57. /*
  58. * Routine: omap_rev_string
  59. * Description: For SPL builds output board rev
  60. */
  61. void omap_rev_string(void)
  62. {
  63. }
  64. /*
  65. * Routine: get_board_mem_timings
  66. * Description: If we use SPL then there is no x-loader nor config header
  67. * so we have to setup the DDR timings ourself on both banks.
  68. */
  69. void get_board_mem_timings(struct board_sdrc_timings *timings)
  70. {
  71. timings->mr = MICRON_V_MR_165;
  72. #ifdef CONFIG_BOOT_NAND
  73. timings->mcfg = MICRON_V_MCFG_200(256 << 20);
  74. timings->ctrla = MICRON_V_ACTIMA_200;
  75. timings->ctrlb = MICRON_V_ACTIMB_200;
  76. timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
  77. #else
  78. if (get_cpu_family() == CPU_OMAP34XX) {
  79. timings->mcfg = NUMONYX_V_MCFG_165(256 << 20);
  80. timings->ctrla = NUMONYX_V_ACTIMA_165;
  81. timings->ctrlb = NUMONYX_V_ACTIMB_165;
  82. timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
  83. } else {
  84. timings->mcfg = NUMONYX_V_MCFG_200(256 << 20);
  85. timings->ctrla = NUMONYX_V_ACTIMA_200;
  86. timings->ctrlb = NUMONYX_V_ACTIMB_200;
  87. timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
  88. }
  89. #endif
  90. }
  91. #endif
  92. /*
  93. * Routine: setup_net_chip
  94. * Description: Setting up the configuration GPMC registers specific to the
  95. * Ethernet hardware.
  96. */
  97. #if defined(CONFIG_CMD_NET)
  98. static void setup_net_chip(void)
  99. {
  100. struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
  101. enable_gpmc_cs_config(gpmc_lan_config, &gpmc_cfg->cs[5], 0x2C000000,
  102. GPMC_SIZE_16M);
  103. /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
  104. writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
  105. /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
  106. writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
  107. /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
  108. writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
  109. &ctrl_base->gpmc_nadv_ale);
  110. /* Make GPIO 64 as output pin and send a magic pulse through it */
  111. if (!gpio_request(64, "")) {
  112. gpio_direction_output(64, 0);
  113. gpio_set_value(64, 1);
  114. udelay(1);
  115. gpio_set_value(64, 0);
  116. udelay(1);
  117. gpio_set_value(64, 1);
  118. }
  119. }
  120. #endif
  121. #if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
  122. int board_mmc_init(bd_t *bis)
  123. {
  124. omap_mmc_init(0, 0, 0);
  125. return 0;
  126. }
  127. #endif
  128. /*
  129. * Routine: misc_init_r
  130. * Description: Configure board specific parts
  131. */
  132. int misc_init_r(void)
  133. {
  134. twl4030_power_init();
  135. #if defined(CONFIG_CMD_NET)
  136. setup_net_chip();
  137. #endif
  138. dieid_num_r();
  139. return 0;
  140. }
  141. /*
  142. * Routine: set_muxconf_regs
  143. * Description: Setting up the configuration Mux registers specific to the
  144. * hardware. Many pins need to be moved from protect to primary
  145. * mode.
  146. */
  147. void set_muxconf_regs(void)
  148. {
  149. MUX_DEFAULT();
  150. }
  151. int board_eth_init(bd_t *bis)
  152. {
  153. int rc = 0;
  154. #ifdef CONFIG_SMC911X
  155. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  156. #endif
  157. return rc;
  158. }