MPC8315ERDB.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #undef DEBUG
  27. /*
  28. * High Level Configuration Options
  29. */
  30. #define CONFIG_E300 1 /* E300 family */
  31. #define CONFIG_MPC83XX 1 /* MPC83xx family */
  32. #define CONFIG_MPC831X 1 /* MPC831x CPU family */
  33. #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
  34. #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
  35. /*
  36. * System Clock Setup
  37. */
  38. #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
  39. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  40. /*
  41. * Hardware Reset Configuration Word
  42. * if CLKIN is 66.66MHz, then
  43. * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
  44. */
  45. #define CFG_HRCW_LOW (\
  46. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  47. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  48. HRCWL_SVCOD_DIV_2 |\
  49. HRCWL_CSB_TO_CLKIN_2X1 |\
  50. HRCWL_CORE_TO_CSB_3X1)
  51. #define CFG_HRCW_HIGH (\
  52. HRCWH_PCI_HOST |\
  53. HRCWH_PCI1_ARBITER_ENABLE |\
  54. HRCWH_CORE_ENABLE |\
  55. HRCWH_FROM_0X00000100 |\
  56. HRCWH_BOOTSEQ_DISABLE |\
  57. HRCWH_SW_WATCHDOG_DISABLE |\
  58. HRCWH_ROM_LOC_LOCAL_16BIT |\
  59. HRCWH_RL_EXT_LEGACY |\
  60. HRCWH_TSEC1M_IN_RGMII |\
  61. HRCWH_TSEC2M_IN_RGMII |\
  62. HRCWH_BIG_ENDIAN |\
  63. HRCWH_LALE_NORMAL)
  64. /*
  65. * System IO Config
  66. */
  67. #define CFG_SICRH 0x00000000
  68. #define CFG_SICRL 0x00000000 /* 3.3V, no delay */
  69. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  70. /*
  71. * IMMR new address
  72. */
  73. #define CFG_IMMR 0xE0000000
  74. /*
  75. * Arbiter Setup
  76. */
  77. #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  78. #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  79. #define CFG_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
  80. /*
  81. * DDR Setup
  82. */
  83. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory */
  84. #define CFG_SDRAM_BASE CFG_DDR_BASE
  85. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  86. #define CFG_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  87. #define CFG_DDRCDR_VALUE ( DDRCDR_EN \
  88. | DDRCDR_PZ_LOZ \
  89. | DDRCDR_NZ_LOZ \
  90. | DDRCDR_ODT \
  91. | DDRCDR_Q_DRN )
  92. /* 0x7b880001 */
  93. /*
  94. * Manually set up DDR parameters
  95. * consist of two chips HY5PS12621BFP-C4 from HYNIX
  96. */
  97. #define CFG_DDR_SIZE 128 /* MB */
  98. #define CFG_DDR_CS0_BNDS 0x00000007
  99. #define CFG_DDR_CS0_CONFIG ( CSCONFIG_EN \
  100. | 0x00010000 /* ODT_WR to CSn */ \
  101. | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
  102. /* 0x80010102 */
  103. #define CFG_DDR_TIMING_3 0x00000000
  104. #define CFG_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
  105. | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
  106. | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
  107. | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
  108. | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
  109. | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
  110. | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
  111. | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
  112. /* 0x00220802 */
  113. #define CFG_DDR_TIMING_1 ( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \
  114. | ( 9 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
  115. | ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \
  116. | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
  117. | ( 6 << TIMING_CFG1_REFREC_SHIFT ) \
  118. | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \
  119. | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
  120. | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
  121. /* 0x39356222 */
  122. #define CFG_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
  123. | ( 4 << TIMING_CFG2_CPO_SHIFT ) \
  124. | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
  125. | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
  126. | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
  127. | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
  128. | ( 7 << TIMING_CFG2_FOUR_ACT_SHIFT) )
  129. /* 0x121048c7 */
  130. #define CFG_DDR_INTERVAL ( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \
  131. | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
  132. /* 0x03600100 */
  133. #define CFG_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \
  134. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  135. | SDRAM_CFG_32_BE )
  136. /* 0x43080000 */
  137. #define CFG_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
  138. #define CFG_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \
  139. | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
  140. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  141. #define CFG_DDR_MODE2 0x00000000
  142. /*
  143. * Memory test
  144. */
  145. #undef CFG_DRAM_TEST /* memory test, takes time */
  146. #define CFG_MEMTEST_START 0x00040000 /* memtest region */
  147. #define CFG_MEMTEST_END 0x00140000
  148. /*
  149. * The reserved memory
  150. */
  151. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  152. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  153. #define CFG_RAMBOOT
  154. #else
  155. #undef CFG_RAMBOOT
  156. #endif
  157. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  158. #define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  159. /*
  160. * Initial RAM Base Address Setup
  161. */
  162. #define CFG_INIT_RAM_LOCK 1
  163. #define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  164. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */
  165. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  166. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  167. /*
  168. * Local Bus Configuration & Clock Setup
  169. */
  170. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_2)
  171. #define CFG_LBC_LBCR 0x00040000
  172. /*
  173. * FLASH on the Local Bus
  174. */
  175. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  176. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  177. #define CFG_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  178. #define CFG_FLASH_BASE 0xFE000000 /* FLASH base address */
  179. #define CFG_FLASH_SIZE 8 /* FLASH size is 8M */
  180. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */
  181. #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */
  182. #define CFG_BR0_PRELIM ( CFG_FLASH_BASE /* Flash Base address */ \
  183. | (2 << BR_PS_SHIFT) /* 16 bit port size */ \
  184. | BR_V ) /* valid */
  185. #define CFG_OR0_PRELIM ( (~(CFG_FLASH_SIZE - 1) << 20) \
  186. | OR_UPM_XAM \
  187. | OR_GPCM_CSNT \
  188. | OR_GPCM_ACS_0b11 \
  189. | OR_GPCM_XACS \
  190. | OR_GPCM_SCY_15 \
  191. | OR_GPCM_TRLX \
  192. | OR_GPCM_EHTR \
  193. | OR_GPCM_EAD )
  194. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  195. #define CFG_MAX_FLASH_SECT 135 /* 127 64KB sectors and 8 8KB top sectors per device */
  196. #undef CFG_FLASH_CHECKSUM
  197. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  198. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  199. /*
  200. * NAND Flash on the Local Bus
  201. */
  202. #define CFG_NAND_BASE 0xE0600000 /* 0xE0600000 */
  203. #define CFG_MAX_NAND_DEVICE 1
  204. #define NAND_MAX_CHIPS 1
  205. #define CONFIG_MTD_NAND_VERIFY_WRITE
  206. #define CFG_BR1_PRELIM ( CFG_NAND_BASE \
  207. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  208. | BR_PS_8 /* Port Size = 8 bit */ \
  209. | BR_MS_FCM /* MSEL = FCM */ \
  210. | BR_V ) /* valid */
  211. #define CFG_OR1_PRELIM ( 0xFFFF8000 /* length 32K */ \
  212. | OR_FCM_CSCT \
  213. | OR_FCM_CST \
  214. | OR_FCM_CHT \
  215. | OR_FCM_SCY_1 \
  216. | OR_FCM_TRLX \
  217. | OR_FCM_EHTR )
  218. /* 0xFFFF8396 */
  219. #define CFG_LBLAWBAR1_PRELIM CFG_NAND_BASE
  220. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
  221. /*
  222. * Serial Port
  223. */
  224. #define CONFIG_CONS_INDEX 1
  225. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  226. #define CFG_NS16550
  227. #define CFG_NS16550_SERIAL
  228. #define CFG_NS16550_REG_SIZE 1
  229. #define CFG_NS16550_CLK get_bus_freq(0)
  230. #define CFG_BAUDRATE_TABLE \
  231. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  232. #define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
  233. #define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
  234. /* Use the HUSH parser */
  235. #define CFG_HUSH_PARSER
  236. #ifdef CFG_HUSH_PARSER
  237. #define CFG_PROMPT_HUSH_PS2 "> "
  238. #endif
  239. /* Pass open firmware flat tree */
  240. #define CONFIG_OF_LIBFDT 1
  241. #define CONFIG_OF_BOARD_SETUP 1
  242. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  243. /* I2C */
  244. #define CONFIG_HARD_I2C /* I2C with hardware support */
  245. #define CONFIG_FSL_I2C
  246. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  247. #define CFG_I2C_SLAVE 0x7F
  248. #define CFG_I2C_NOPROBES {0x51} /* Don't probe these addrs */
  249. #define CFG_I2C_OFFSET 0x3000
  250. #define CFG_I2C2_OFFSET 0x3100
  251. /*
  252. * Board info - revision and where boot from
  253. */
  254. #define CFG_I2C_PCF8574A_ADDR 0x39
  255. /*
  256. * Config on-board RTC
  257. */
  258. #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
  259. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  260. /*
  261. * General PCI
  262. * Addresses are mapped 1-1.
  263. */
  264. #define CFG_PCI_MEM_BASE 0x80000000
  265. #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BASE
  266. #define CFG_PCI_MEM_SIZE 0x10000000 /* 256M */
  267. #define CFG_PCI_MMIO_BASE 0x90000000
  268. #define CFG_PCI_MMIO_PHYS CFG_PCI_MMIO_BASE
  269. #define CFG_PCI_MMIO_SIZE 0x10000000 /* 256M */
  270. #define CFG_PCI_IO_BASE 0xE0300000
  271. #define CFG_PCI_IO_PHYS 0xE0300000
  272. #define CFG_PCI_IO_SIZE 0x100000 /* 1M */
  273. #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE
  274. #define CFG_PCI_SLV_MEM_BUS 0x00000000
  275. #define CFG_PCI_SLV_MEM_SIZE 0x80000000
  276. #define CONFIG_PCI
  277. #define CONFIG_83XX_GENERIC_PCI 1 /* Use generic PCI setup */
  278. #define CONFIG_NET_MULTI
  279. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  280. #define CONFIG_EEPRO100
  281. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  282. #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  283. #ifndef CONFIG_NET_MULTI
  284. #define CONFIG_NET_MULTI 1
  285. #endif
  286. /*
  287. * TSEC
  288. */
  289. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  290. #define CFG_TSEC1_OFFSET 0x24000
  291. #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET)
  292. #define CFG_TSEC2_OFFSET 0x25000
  293. #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET)
  294. /*
  295. * TSEC ethernet configuration
  296. */
  297. #define CONFIG_MII 1 /* MII PHY management */
  298. #define CONFIG_TSEC1 1
  299. #define CONFIG_TSEC1_NAME "eTSEC0"
  300. #define CONFIG_TSEC2 1
  301. #define CONFIG_TSEC2_NAME "eTSEC1"
  302. #define TSEC1_PHY_ADDR 0
  303. #define TSEC2_PHY_ADDR 1
  304. #define TSEC1_PHYIDX 0
  305. #define TSEC2_PHYIDX 0
  306. #define TSEC1_FLAGS TSEC_GIGABIT
  307. #define TSEC2_FLAGS TSEC_GIGABIT
  308. /* Options are: eTSEC[0-1] */
  309. #define CONFIG_ETHPRIME "eTSEC1"
  310. /*
  311. * Environment
  312. */
  313. #ifndef CFG_RAMBOOT
  314. #define CFG_ENV_IS_IN_FLASH 1
  315. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  316. #define CFG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  317. #define CFG_ENV_SIZE 0x2000
  318. #else
  319. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  320. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  321. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  322. #define CFG_ENV_SIZE 0x2000
  323. #endif
  324. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  325. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  326. /*
  327. * BOOTP options
  328. */
  329. #define CONFIG_BOOTP_BOOTFILESIZE
  330. #define CONFIG_BOOTP_BOOTPATH
  331. #define CONFIG_BOOTP_GATEWAY
  332. #define CONFIG_BOOTP_HOSTNAME
  333. /*
  334. * Command line configuration.
  335. */
  336. #include <config_cmd_default.h>
  337. #define CONFIG_CMD_PING
  338. #define CONFIG_CMD_I2C
  339. #define CONFIG_CMD_MII
  340. #define CONFIG_CMD_DATE
  341. #define CONFIG_CMD_PCI
  342. #if defined(CFG_RAMBOOT)
  343. #undef CONFIG_CMD_ENV
  344. #undef CONFIG_CMD_LOADS
  345. #endif
  346. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  347. #undef CONFIG_WATCHDOG /* watchdog disabled */
  348. /*
  349. * Miscellaneous configurable options
  350. */
  351. #define CFG_LONGHELP /* undef to save memory */
  352. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  353. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  354. #if defined(CONFIG_CMD_KGDB)
  355. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  356. #else
  357. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  358. #endif
  359. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  360. #define CFG_MAXARGS 16 /* max number of command args */
  361. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  362. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  363. /*
  364. * For booting Linux, the board info and command line data
  365. * have to be in the first 8 MB of memory, since this is
  366. * the maximum mapped by the Linux kernel during initialization.
  367. */
  368. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  369. /*
  370. * Core HID Setup
  371. */
  372. #define CFG_HID0_INIT 0x000000000
  373. #define CFG_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  374. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  375. #define CFG_HID2 HID2_HBE
  376. /*
  377. * MMU Setup
  378. */
  379. /* DDR: cache cacheable */
  380. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  381. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
  382. #define CFG_DBAT0L CFG_IBAT0L
  383. #define CFG_DBAT0U CFG_IBAT0U
  384. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  385. #define CFG_IBAT1L (CFG_IMMR | BATL_PP_10 | \
  386. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  387. #define CFG_IBAT1U (CFG_IMMR | BATU_BL_8M | BATU_VS | BATU_VP)
  388. #define CFG_DBAT1L CFG_IBAT1L
  389. #define CFG_DBAT1U CFG_IBAT1U
  390. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  391. #define CFG_IBAT2L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  392. #define CFG_IBAT2U (CFG_FLASH_BASE | BATU_BL_8M | BATU_VS | BATU_VP)
  393. #define CFG_DBAT2L (CFG_FLASH_BASE | BATL_PP_10 | \
  394. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  395. #define CFG_DBAT2U CFG_IBAT2U
  396. /* Stack in dcache: cacheable, no memory coherence */
  397. #define CFG_IBAT3L (CFG_INIT_RAM_ADDR | BATL_PP_10)
  398. #define CFG_IBAT3U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  399. #define CFG_DBAT3L CFG_IBAT3L
  400. #define CFG_DBAT3U CFG_IBAT3U
  401. /* PCI MEM space: cacheable */
  402. #define CFG_IBAT4L (CFG_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  403. #define CFG_IBAT4U (CFG_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  404. #define CFG_DBAT4L CFG_IBAT4L
  405. #define CFG_DBAT4U CFG_IBAT4U
  406. /* PCI MMIO space: cache-inhibit and guarded */
  407. #define CFG_IBAT5L (CFG_PCI_MMIO_PHYS | BATL_PP_10 | \
  408. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  409. #define CFG_IBAT5U (CFG_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  410. #define CFG_DBAT5L CFG_IBAT5L
  411. #define CFG_DBAT5U CFG_IBAT5U
  412. #define CFG_IBAT6L 0
  413. #define CFG_IBAT6U 0
  414. #define CFG_DBAT6L CFG_IBAT6L
  415. #define CFG_DBAT6U CFG_IBAT6U
  416. #define CFG_IBAT7L 0
  417. #define CFG_IBAT7U 0
  418. #define CFG_DBAT7L CFG_IBAT7L
  419. #define CFG_DBAT7U CFG_IBAT7U
  420. /*
  421. * Internal Definitions
  422. *
  423. * Boot Flags
  424. */
  425. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  426. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  427. #if defined(CONFIG_CMD_KGDB)
  428. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  429. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  430. #endif
  431. /*
  432. * Environment Configuration
  433. */
  434. #define CONFIG_ENV_OVERWRITE
  435. #if defined(CONFIG_TSEC_ENET)
  436. #define CONFIG_HAS_ETH0
  437. #define CONFIG_ETHADDR 04:00:00:00:00:0A
  438. #define CONFIG_HAS_ETH1
  439. #define CONFIG_ETH1ADDR 04:00:00:00:00:0B
  440. #endif
  441. #define CONFIG_BAUDRATE 115200
  442. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  443. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  444. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  445. #define CONFIG_EXTRA_ENV_SETTINGS \
  446. "netdev=eth0\0" \
  447. "consoledev=ttyS0\0" \
  448. "ramdiskaddr=1000000\0" \
  449. "ramdiskfile=ramfs.83xx\0" \
  450. "fdtaddr=400000\0" \
  451. "fdtfile=mpc8315erdb.dtb\0" \
  452. ""
  453. #define CONFIG_NFSBOOTCOMMAND \
  454. "setenv bootargs root=/dev/nfs rw " \
  455. "nfsroot=$serverip:$rootpath " \
  456. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  457. "console=$consoledev,$baudrate $othbootargs;" \
  458. "tftp $loadaddr $bootfile;" \
  459. "tftp $fdtaddr $fdtfile;" \
  460. "bootm $loadaddr - $fdtaddr"
  461. #define CONFIG_RAMBOOTCOMMAND \
  462. "setenv bootargs root=/dev/ram rw " \
  463. "console=$consoledev,$baudrate $othbootargs;" \
  464. "tftp $ramdiskaddr $ramdiskfile;" \
  465. "tftp $loadaddr $bootfile;" \
  466. "tftp $fdtaddr $fdtfile;" \
  467. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  468. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  469. #endif /* __CONFIG_H */