pci.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /*
  2. * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  3. * Andreas Heppel <aheppel@sysgo.de>
  4. *
  5. * (C) Copyright 2002
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * aloong with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef _PCI_H
  27. #define _PCI_H
  28. /*
  29. * Under PCI, each device has 256 bytes of configuration address space,
  30. * of which the first 64 bytes are standardized as follows:
  31. */
  32. #define PCI_VENDOR_ID 0x00 /* 16 bits */
  33. #define PCI_DEVICE_ID 0x02 /* 16 bits */
  34. #define PCI_COMMAND 0x04 /* 16 bits */
  35. #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
  36. #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
  37. #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
  38. #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
  39. #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
  40. #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
  41. #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
  42. #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
  43. #define PCI_COMMAND_SERR 0x100 /* Enable SERR */
  44. #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
  45. #define PCI_STATUS 0x06 /* 16 bits */
  46. #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
  47. #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
  48. #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
  49. #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
  50. #define PCI_STATUS_PARITY 0x100 /* Detected parity error */
  51. #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
  52. #define PCI_STATUS_DEVSEL_FAST 0x000
  53. #define PCI_STATUS_DEVSEL_MEDIUM 0x200
  54. #define PCI_STATUS_DEVSEL_SLOW 0x400
  55. #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
  56. #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
  57. #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
  58. #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
  59. #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
  60. #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8
  61. revision */
  62. #define PCI_REVISION_ID 0x08 /* Revision ID */
  63. #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
  64. #define PCI_CLASS_DEVICE 0x0a /* Device class */
  65. #define PCI_CLASS_CODE 0x0b /* Device class code */
  66. #define PCI_CLASS_CODE_TOO_OLD 0x00
  67. #define PCI_CLASS_CODE_STORAGE 0x01
  68. #define PCI_CLASS_CODE_NETWORK 0x02
  69. #define PCI_CLASS_CODE_DISPLAY 0x03
  70. #define PCI_CLASS_CODE_MULTIMEDIA 0x04
  71. #define PCI_CLASS_CODE_MEMORY 0x05
  72. #define PCI_CLASS_CODE_BRIDGE 0x06
  73. #define PCI_CLASS_CODE_COMM 0x07
  74. #define PCI_CLASS_CODE_PERIPHERAL 0x08
  75. #define PCI_CLASS_CODE_INPUT 0x09
  76. #define PCI_CLASS_CODE_DOCKING 0x0A
  77. #define PCI_CLASS_CODE_PROCESSOR 0x0B
  78. #define PCI_CLASS_CODE_SERIAL 0x0C
  79. #define PCI_CLASS_CODE_WIRELESS 0x0D
  80. #define PCI_CLASS_CODE_I2O 0x0E
  81. #define PCI_CLASS_CODE_SATELLITE 0x0F
  82. #define PCI_CLASS_CODE_CRYPTO 0x10
  83. #define PCI_CLASS_CODE_DATA 0x11
  84. /* Base Class 0x12 - 0xFE is reserved */
  85. #define PCI_CLASS_CODE_OTHER 0xFF
  86. #define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */
  87. #define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00
  88. #define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01
  89. #define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00
  90. #define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01
  91. #define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02
  92. #define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03
  93. #define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04
  94. #define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05
  95. #define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06
  96. #define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07
  97. #define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80
  98. #define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00
  99. #define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01
  100. #define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02
  101. #define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03
  102. #define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04
  103. #define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05
  104. #define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06
  105. #define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80
  106. #define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00
  107. #define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01
  108. #define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02
  109. #define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80
  110. #define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00
  111. #define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01
  112. #define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02
  113. #define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80
  114. #define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00
  115. #define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01
  116. #define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80
  117. #define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00
  118. #define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01
  119. #define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02
  120. #define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03
  121. #define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04
  122. #define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05
  123. #define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06
  124. #define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07
  125. #define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08
  126. #define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09
  127. #define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A
  128. #define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80
  129. #define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00
  130. #define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01
  131. #define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02
  132. #define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03
  133. #define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04
  134. #define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05
  135. #define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80
  136. #define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00
  137. #define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01
  138. #define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02
  139. #define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03
  140. #define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04
  141. #define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05
  142. #define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80
  143. #define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00
  144. #define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01
  145. #define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02
  146. #define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03
  147. #define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04
  148. #define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80
  149. #define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00
  150. #define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80
  151. #define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00
  152. #define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01
  153. #define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02
  154. #define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10
  155. #define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20
  156. #define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30
  157. #define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40
  158. #define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00
  159. #define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01
  160. #define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02
  161. #define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03
  162. #define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04
  163. #define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05
  164. #define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06
  165. #define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07
  166. #define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08
  167. #define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09
  168. #define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00
  169. #define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01
  170. #define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10
  171. #define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11
  172. #define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12
  173. #define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20
  174. #define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21
  175. #define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80
  176. #define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00
  177. #define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01
  178. #define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02
  179. #define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03
  180. #define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04
  181. #define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00
  182. #define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
  183. #define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80
  184. #define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00
  185. #define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01
  186. #define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10
  187. #define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20
  188. #define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80
  189. #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
  190. #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
  191. #define PCI_HEADER_TYPE 0x0e /* 8 bits */
  192. #define PCI_HEADER_TYPE_NORMAL 0
  193. #define PCI_HEADER_TYPE_BRIDGE 1
  194. #define PCI_HEADER_TYPE_CARDBUS 2
  195. #define PCI_BIST 0x0f /* 8 bits */
  196. #define PCI_BIST_CODE_MASK 0x0f /* Return result */
  197. #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
  198. #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
  199. /*
  200. * Base addresses specify locations in memory or I/O space.
  201. * Decoded size can be determined by writing a value of
  202. * 0xffffffff to the register, and reading it back. Only
  203. * 1 bits are decoded.
  204. */
  205. #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
  206. #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
  207. #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
  208. #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
  209. #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
  210. #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
  211. #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
  212. #define PCI_BASE_ADDRESS_SPACE_IO 0x01
  213. #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
  214. #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
  215. #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
  216. #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
  217. #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
  218. #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
  219. #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL)
  220. #define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL)
  221. /* bit 1 is reserved if address_space = 1 */
  222. /* Header type 0 (normal devices) */
  223. #define PCI_CARDBUS_CIS 0x28
  224. #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
  225. #define PCI_SUBSYSTEM_ID 0x2e
  226. #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
  227. #define PCI_ROM_ADDRESS_ENABLE 0x01
  228. #define PCI_ROM_ADDRESS_MASK (~0x7ffULL)
  229. #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
  230. /* 0x35-0x3b are reserved */
  231. #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
  232. #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
  233. #define PCI_MIN_GNT 0x3e /* 8 bits */
  234. #define PCI_MAX_LAT 0x3f /* 8 bits */
  235. /* Header type 1 (PCI-to-PCI bridges) */
  236. #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
  237. #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
  238. #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
  239. #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
  240. #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
  241. #define PCI_IO_LIMIT 0x1d
  242. #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
  243. #define PCI_IO_RANGE_TYPE_16 0x00
  244. #define PCI_IO_RANGE_TYPE_32 0x01
  245. #define PCI_IO_RANGE_MASK ~0x0f
  246. #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
  247. #define PCI_MEMORY_BASE 0x20 /* Memory range behind */
  248. #define PCI_MEMORY_LIMIT 0x22
  249. #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
  250. #define PCI_MEMORY_RANGE_MASK ~0x0f
  251. #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
  252. #define PCI_PREF_MEMORY_LIMIT 0x26
  253. #define PCI_PREF_RANGE_TYPE_MASK 0x0f
  254. #define PCI_PREF_RANGE_TYPE_32 0x00
  255. #define PCI_PREF_RANGE_TYPE_64 0x01
  256. #define PCI_PREF_RANGE_MASK ~0x0f
  257. #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
  258. #define PCI_PREF_LIMIT_UPPER32 0x2c
  259. #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
  260. #define PCI_IO_LIMIT_UPPER16 0x32
  261. /* 0x34 same as for htype 0 */
  262. /* 0x35-0x3b is reserved */
  263. #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
  264. /* 0x3c-0x3d are same as for htype 0 */
  265. #define PCI_BRIDGE_CONTROL 0x3e
  266. #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
  267. #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
  268. #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
  269. #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
  270. #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
  271. #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
  272. #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
  273. /* From 440ep */
  274. #define PCI_ERREN 0x48 /* Error Enable */
  275. #define PCI_ERRSTS 0x49 /* Error Status */
  276. #define PCI_BRDGOPT1 0x4A /* PCI Bridge Options 1 */
  277. #define PCI_PLBSESR0 0x4C /* PCI PLB Slave Error Syndrome 0 */
  278. #define PCI_PLBSESR1 0x50 /* PCI PLB Slave Error Syndrome 1 */
  279. #define PCI_PLBSEAR 0x54 /* PCI PLB Slave Error Address */
  280. #define PCI_CAPID 0x58 /* Capability Identifier */
  281. #define PCI_NEXTITEMPTR 0x59 /* Next Item Pointer */
  282. #define PCI_PMC 0x5A /* Power Management Capabilities */
  283. #define PCI_PMCSR 0x5C /* Power Management Control Status */
  284. #define PCI_PMCSRBSE 0x5E /* PMCSR PCI to PCI Bridge Support Extensions */
  285. #define PCI_BRDGOPT2 0x60 /* PCI Bridge Options 2 */
  286. #define PCI_PMSCRR 0x64 /* Power Management State Change Request Re. */
  287. /* Header type 2 (CardBus bridges) */
  288. #define PCI_CB_CAPABILITY_LIST 0x14
  289. /* 0x15 reserved */
  290. #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
  291. #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
  292. #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
  293. #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
  294. #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
  295. #define PCI_CB_MEMORY_BASE_0 0x1c
  296. #define PCI_CB_MEMORY_LIMIT_0 0x20
  297. #define PCI_CB_MEMORY_BASE_1 0x24
  298. #define PCI_CB_MEMORY_LIMIT_1 0x28
  299. #define PCI_CB_IO_BASE_0 0x2c
  300. #define PCI_CB_IO_BASE_0_HI 0x2e
  301. #define PCI_CB_IO_LIMIT_0 0x30
  302. #define PCI_CB_IO_LIMIT_0_HI 0x32
  303. #define PCI_CB_IO_BASE_1 0x34
  304. #define PCI_CB_IO_BASE_1_HI 0x36
  305. #define PCI_CB_IO_LIMIT_1 0x38
  306. #define PCI_CB_IO_LIMIT_1_HI 0x3a
  307. #define PCI_CB_IO_RANGE_MASK ~0x03
  308. /* 0x3c-0x3d are same as for htype 0 */
  309. #define PCI_CB_BRIDGE_CONTROL 0x3e
  310. #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */
  311. #define PCI_CB_BRIDGE_CTL_SERR 0x02
  312. #define PCI_CB_BRIDGE_CTL_ISA 0x04
  313. #define PCI_CB_BRIDGE_CTL_VGA 0x08
  314. #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
  315. #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
  316. #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */
  317. #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */
  318. #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
  319. #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
  320. #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
  321. #define PCI_CB_SUBSYSTEM_ID 0x42
  322. #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */
  323. /* 0x48-0x7f reserved */
  324. /* Capability lists */
  325. #define PCI_CAP_LIST_ID 0 /* Capability ID */
  326. #define PCI_CAP_ID_PM 0x01 /* Power Management */
  327. #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
  328. #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
  329. #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
  330. #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
  331. #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
  332. #define PCI_CAP_ID_EXP 0x10 /* PCI Express */
  333. #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
  334. #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
  335. #define PCI_CAP_SIZEOF 4
  336. /* Power Management Registers */
  337. #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
  338. #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
  339. #define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */
  340. #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
  341. #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
  342. #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
  343. #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
  344. #define PCI_PM_CTRL 4 /* PM control and status register */
  345. #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
  346. #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
  347. #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
  348. #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
  349. #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
  350. #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
  351. #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
  352. #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
  353. #define PCI_PM_DATA_REGISTER 7 /* (??) */
  354. #define PCI_PM_SIZEOF 8
  355. /* AGP registers */
  356. #define PCI_AGP_VERSION 2 /* BCD version number */
  357. #define PCI_AGP_RFU 3 /* Rest of capability flags */
  358. #define PCI_AGP_STATUS 4 /* Status register */
  359. #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
  360. #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
  361. #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
  362. #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
  363. #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
  364. #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
  365. #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
  366. #define PCI_AGP_COMMAND 8 /* Control register */
  367. #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
  368. #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
  369. #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
  370. #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
  371. #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
  372. #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
  373. #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */
  374. #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */
  375. #define PCI_AGP_SIZEOF 12
  376. /* PCI-X registers */
  377. #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */
  378. #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
  379. #define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */
  380. #define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */
  381. #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */
  382. /* Slot Identification */
  383. #define PCI_SID_ESR 2 /* Expansion Slot Register */
  384. #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
  385. #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
  386. #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
  387. /* Message Signalled Interrupts registers */
  388. #define PCI_MSI_FLAGS 2 /* Various flags */
  389. #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
  390. #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
  391. #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
  392. #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
  393. #define PCI_MSI_RFU 3 /* Rest of capability flags */
  394. #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
  395. #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
  396. #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
  397. #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
  398. #define PCI_MAX_PCI_DEVICES 32
  399. #define PCI_MAX_PCI_FUNCTIONS 8
  400. #define PCI_DCR 0x54 /* PCIe Device Control Register */
  401. #define PCI_DSR 0x56 /* PCIe Device Status Register */
  402. #define PCI_LSR 0x5e /* PCIe Link Status Register */
  403. #define PCI_LCR 0x5c /* PCIe Link Control Register */
  404. #define PCI_LTSSM 0x404 /* PCIe Link Training, Status State Machine */
  405. #define PCI_LTSSM_L0 0x16 /* L0 state */
  406. /* Include the ID list */
  407. #include <pci_ids.h>
  408. #ifdef CONFIG_SYS_PCI_64BIT
  409. typedef u64 pci_addr_t;
  410. typedef u64 pci_size_t;
  411. #else
  412. typedef u32 pci_addr_t;
  413. typedef u32 pci_size_t;
  414. #endif
  415. struct pci_region {
  416. pci_addr_t bus_start; /* Start on the bus */
  417. phys_addr_t phys_start; /* Start in physical address space */
  418. pci_size_t size; /* Size */
  419. unsigned long flags; /* Resource flags */
  420. pci_addr_t bus_lower;
  421. };
  422. #define PCI_REGION_MEM 0x00000000 /* PCI memory space */
  423. #define PCI_REGION_IO 0x00000001 /* PCI IO space */
  424. #define PCI_REGION_TYPE 0x00000001
  425. #define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */
  426. #define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */
  427. #define PCI_REGION_RO 0x00000200 /* Read-only memory */
  428. extern __inline__ void pci_set_region(struct pci_region *reg,
  429. pci_addr_t bus_start,
  430. phys_addr_t phys_start,
  431. pci_size_t size,
  432. unsigned long flags) {
  433. reg->bus_start = bus_start;
  434. reg->phys_start = phys_start;
  435. reg->size = size;
  436. reg->flags = flags;
  437. }
  438. typedef int pci_dev_t;
  439. #define PCI_BUS(d) (((d) >> 16) & 0xff)
  440. #define PCI_DEV(d) (((d) >> 11) & 0x1f)
  441. #define PCI_FUNC(d) (((d) >> 8) & 0x7)
  442. #define PCI_BDF(b,d,f) ((b) << 16 | (d) << 11 | (f) << 8)
  443. #define PCI_ANY_ID (~0)
  444. struct pci_device_id {
  445. unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
  446. };
  447. struct pci_controller;
  448. struct pci_config_table {
  449. unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
  450. unsigned int class; /* Class ID, or PCI_ANY_ID */
  451. unsigned int bus; /* Bus number, or PCI_ANY_ID */
  452. unsigned int dev; /* Device number, or PCI_ANY_ID */
  453. unsigned int func; /* Function number, or PCI_ANY_ID */
  454. void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
  455. struct pci_config_table *);
  456. unsigned long priv[3];
  457. };
  458. extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
  459. struct pci_config_table *);
  460. extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
  461. struct pci_config_table *);
  462. #define MAX_PCI_REGIONS 7
  463. #define INDIRECT_TYPE_NO_PCIE_LINK 1
  464. /*
  465. * Structure of a PCI controller (host bridge)
  466. */
  467. struct pci_controller {
  468. struct pci_controller *next;
  469. int first_busno;
  470. int last_busno;
  471. volatile unsigned int *cfg_addr;
  472. volatile unsigned char *cfg_data;
  473. int indirect_type;
  474. struct pci_region regions[MAX_PCI_REGIONS];
  475. int region_count;
  476. struct pci_config_table *config_table;
  477. void (*fixup_irq)(struct pci_controller *, pci_dev_t);
  478. /* Low-level architecture-dependent routines */
  479. int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
  480. int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
  481. int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
  482. int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
  483. int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
  484. int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
  485. /* Used by auto config */
  486. struct pci_region *pci_mem, *pci_io, *pci_prefetch;
  487. /* Used by ppc405 autoconfig*/
  488. struct pci_region *pci_fb;
  489. int current_busno;
  490. void *priv_data;
  491. };
  492. extern __inline__ void pci_set_ops(struct pci_controller *hose,
  493. int (*read_byte)(struct pci_controller*,
  494. pci_dev_t, int where, u8 *),
  495. int (*read_word)(struct pci_controller*,
  496. pci_dev_t, int where, u16 *),
  497. int (*read_dword)(struct pci_controller*,
  498. pci_dev_t, int where, u32 *),
  499. int (*write_byte)(struct pci_controller*,
  500. pci_dev_t, int where, u8),
  501. int (*write_word)(struct pci_controller*,
  502. pci_dev_t, int where, u16),
  503. int (*write_dword)(struct pci_controller*,
  504. pci_dev_t, int where, u32)) {
  505. hose->read_byte = read_byte;
  506. hose->read_word = read_word;
  507. hose->read_dword = read_dword;
  508. hose->write_byte = write_byte;
  509. hose->write_word = write_word;
  510. hose->write_dword = write_dword;
  511. }
  512. #ifdef CONFIG_PCI_INDIRECT_BRIDGE
  513. extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
  514. #endif
  515. extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
  516. pci_addr_t addr, unsigned long flags);
  517. extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
  518. phys_addr_t addr, unsigned long flags);
  519. #define pci_phys_to_bus(dev, addr, flags) \
  520. pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
  521. #define pci_bus_to_phys(dev, addr, flags) \
  522. pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
  523. #define pci_virt_to_bus(dev, addr, flags) \
  524. pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
  525. (virt_to_phys(addr)), (flags))
  526. #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
  527. map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
  528. (addr), (flags)), \
  529. (len), (map_flags))
  530. #define pci_phys_to_mem(dev, addr) \
  531. pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
  532. #define pci_mem_to_phys(dev, addr) \
  533. pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
  534. #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
  535. #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
  536. #define pci_virt_to_mem(dev, addr) \
  537. pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
  538. #define pci_mem_to_virt(dev, addr, len, map_flags) \
  539. pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
  540. #define pci_virt_to_io(dev, addr) \
  541. pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
  542. #define pci_io_to_virt(dev, addr, len, map_flags) \
  543. pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
  544. extern int pci_hose_read_config_byte(struct pci_controller *hose,
  545. pci_dev_t dev, int where, u8 *val);
  546. extern int pci_hose_read_config_word(struct pci_controller *hose,
  547. pci_dev_t dev, int where, u16 *val);
  548. extern int pci_hose_read_config_dword(struct pci_controller *hose,
  549. pci_dev_t dev, int where, u32 *val);
  550. extern int pci_hose_write_config_byte(struct pci_controller *hose,
  551. pci_dev_t dev, int where, u8 val);
  552. extern int pci_hose_write_config_word(struct pci_controller *hose,
  553. pci_dev_t dev, int where, u16 val);
  554. extern int pci_hose_write_config_dword(struct pci_controller *hose,
  555. pci_dev_t dev, int where, u32 val);
  556. extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
  557. extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
  558. extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
  559. extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
  560. extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
  561. extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
  562. extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
  563. pci_dev_t dev, int where, u8 *val);
  564. extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
  565. pci_dev_t dev, int where, u16 *val);
  566. extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
  567. pci_dev_t dev, int where, u8 val);
  568. extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
  569. pci_dev_t dev, int where, u16 val);
  570. extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
  571. extern void pci_register_hose(struct pci_controller* hose);
  572. extern struct pci_controller* pci_bus_to_hose(int bus);
  573. extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
  574. extern int pci_hose_scan(struct pci_controller *hose);
  575. extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
  576. extern void pciauto_region_init(struct pci_region* res);
  577. extern void pciauto_region_align(struct pci_region *res, pci_size_t size);
  578. extern int pciauto_region_allocate(struct pci_region* res, pci_size_t size, pci_addr_t *bar);
  579. extern void pciauto_setup_device(struct pci_controller *hose,
  580. pci_dev_t dev, int bars_num,
  581. struct pci_region *mem,
  582. struct pci_region *prefetch,
  583. struct pci_region *io);
  584. extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
  585. pci_dev_t dev, int sub_bus);
  586. extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
  587. pci_dev_t dev, int sub_bus);
  588. extern void pciauto_config_init(struct pci_controller *hose);
  589. extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
  590. extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
  591. extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
  592. extern pci_dev_t pci_find_class(int wanted_class, int wanted_sub_code,
  593. int wanted_prog_if, int index);
  594. extern int pci_hose_config_device(struct pci_controller *hose,
  595. pci_dev_t dev,
  596. unsigned long io,
  597. pci_addr_t mem,
  598. unsigned long command);
  599. const char * pci_class_str(u8 class);
  600. int pci_last_busno(void);
  601. #ifdef CONFIG_MPC824X
  602. extern void pci_mpc824x_init (struct pci_controller *hose);
  603. #endif
  604. #ifdef CONFIG_MPC85xx
  605. extern void pci_mpc85xx_init (struct pci_controller *hose);
  606. #endif
  607. #endif /* _PCI_H */