ns16550.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /*
  2. * NS16550 Serial Port
  3. * originally from linux source (arch/powerpc/boot/ns16550.h)
  4. *
  5. * Cleanup and unification
  6. * (C) 2009 by Detlev Zundel, DENX Software Engineering GmbH
  7. *
  8. * modified slightly to
  9. * have addresses as offsets from CONFIG_SYS_ISA_BASE
  10. * added a few more definitions
  11. * added prototypes for ns16550.c
  12. * reduced no of com ports to 2
  13. * modifications (c) Rob Taylor, Flying Pig Systems. 2000.
  14. *
  15. * added support for port on 64-bit bus
  16. * by Richard Danter (richard.danter@windriver.com), (C) 2005 Wind River Systems
  17. */
  18. /*
  19. * Note that the following macro magic uses the fact that the compiler
  20. * will not allocate storage for arrays of size 0
  21. */
  22. #include <linux/types.h>
  23. #if !defined(CONFIG_SYS_NS16550_REG_SIZE) || (CONFIG_SYS_NS16550_REG_SIZE == 0)
  24. #error "Please define NS16550 registers size."
  25. #elif defined(CONFIG_SYS_NS16550_MEM32)
  26. #define UART_REG(x) u32 x
  27. #elif (CONFIG_SYS_NS16550_REG_SIZE > 0)
  28. #define UART_REG(x) \
  29. unsigned char prepad_##x[CONFIG_SYS_NS16550_REG_SIZE - 1]; \
  30. unsigned char x;
  31. #elif (CONFIG_SYS_NS16550_REG_SIZE < 0)
  32. #define UART_REG(x) \
  33. unsigned char x; \
  34. unsigned char postpad_##x[-CONFIG_SYS_NS16550_REG_SIZE - 1];
  35. #endif
  36. struct NS16550 {
  37. UART_REG(rbr); /* 0 */
  38. UART_REG(ier); /* 1 */
  39. UART_REG(fcr); /* 2 */
  40. UART_REG(lcr); /* 3 */
  41. UART_REG(mcr); /* 4 */
  42. UART_REG(lsr); /* 5 */
  43. UART_REG(msr); /* 6 */
  44. UART_REG(spr); /* 7 */
  45. #ifdef CONFIG_SOC_DA8XX
  46. UART_REG(reg8); /* 8 */
  47. UART_REG(reg9); /* 9 */
  48. UART_REG(revid1); /* A */
  49. UART_REG(revid2); /* B */
  50. UART_REG(pwr_mgmt); /* C */
  51. UART_REG(mdr1); /* D */
  52. #else
  53. UART_REG(mdr1); /* 8 */
  54. UART_REG(reg9); /* 9 */
  55. UART_REG(regA); /* A */
  56. UART_REG(regB); /* B */
  57. UART_REG(regC); /* C */
  58. UART_REG(regD); /* D */
  59. UART_REG(regE); /* E */
  60. UART_REG(uasr); /* F */
  61. UART_REG(scr); /* 10*/
  62. UART_REG(ssr); /* 11*/
  63. UART_REG(reg12); /* 12*/
  64. UART_REG(osc_12m_sel); /* 13*/
  65. #endif
  66. };
  67. #define thr rbr
  68. #define iir fcr
  69. #define dll rbr
  70. #define dlm ier
  71. typedef struct NS16550 *NS16550_t;
  72. /*
  73. * These are the definitions for the FIFO Control Register
  74. */
  75. #define UART_FCR_FIFO_EN 0x01 /* Fifo enable */
  76. #define UART_FCR_CLEAR_RCVR 0x02 /* Clear the RCVR FIFO */
  77. #define UART_FCR_CLEAR_XMIT 0x04 /* Clear the XMIT FIFO */
  78. #define UART_FCR_DMA_SELECT 0x08 /* For DMA applications */
  79. #define UART_FCR_TRIGGER_MASK 0xC0 /* Mask for the FIFO trigger range */
  80. #define UART_FCR_TRIGGER_1 0x00 /* Mask for trigger set at 1 */
  81. #define UART_FCR_TRIGGER_4 0x40 /* Mask for trigger set at 4 */
  82. #define UART_FCR_TRIGGER_8 0x80 /* Mask for trigger set at 8 */
  83. #define UART_FCR_TRIGGER_14 0xC0 /* Mask for trigger set at 14 */
  84. #define UART_FCR_RXSR 0x02 /* Receiver soft reset */
  85. #define UART_FCR_TXSR 0x04 /* Transmitter soft reset */
  86. /*
  87. * These are the definitions for the Modem Control Register
  88. */
  89. #define UART_MCR_DTR 0x01 /* DTR */
  90. #define UART_MCR_RTS 0x02 /* RTS */
  91. #define UART_MCR_OUT1 0x04 /* Out 1 */
  92. #define UART_MCR_OUT2 0x08 /* Out 2 */
  93. #define UART_MCR_LOOP 0x10 /* Enable loopback test mode */
  94. #define UART_MCR_DMA_EN 0x04
  95. #define UART_MCR_TX_DFR 0x08
  96. /*
  97. * These are the definitions for the Line Control Register
  98. *
  99. * Note: if the word length is 5 bits (UART_LCR_WLEN5), then setting
  100. * UART_LCR_STOP will select 1.5 stop bits, not 2 stop bits.
  101. */
  102. #define UART_LCR_WLS_MSK 0x03 /* character length select mask */
  103. #define UART_LCR_WLS_5 0x00 /* 5 bit character length */
  104. #define UART_LCR_WLS_6 0x01 /* 6 bit character length */
  105. #define UART_LCR_WLS_7 0x02 /* 7 bit character length */
  106. #define UART_LCR_WLS_8 0x03 /* 8 bit character length */
  107. #define UART_LCR_STB 0x04 /* # stop Bits, off=1, on=1.5 or 2) */
  108. #define UART_LCR_PEN 0x08 /* Parity eneble */
  109. #define UART_LCR_EPS 0x10 /* Even Parity Select */
  110. #define UART_LCR_STKP 0x20 /* Stick Parity */
  111. #define UART_LCR_SBRK 0x40 /* Set Break */
  112. #define UART_LCR_BKSE 0x80 /* Bank select enable */
  113. #define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
  114. /*
  115. * These are the definitions for the Line Status Register
  116. */
  117. #define UART_LSR_DR 0x01 /* Data ready */
  118. #define UART_LSR_OE 0x02 /* Overrun */
  119. #define UART_LSR_PE 0x04 /* Parity error */
  120. #define UART_LSR_FE 0x08 /* Framing error */
  121. #define UART_LSR_BI 0x10 /* Break */
  122. #define UART_LSR_THRE 0x20 /* Xmit holding register empty */
  123. #define UART_LSR_TEMT 0x40 /* Xmitter empty */
  124. #define UART_LSR_ERR 0x80 /* Error */
  125. #define UART_MSR_DCD 0x80 /* Data Carrier Detect */
  126. #define UART_MSR_RI 0x40 /* Ring Indicator */
  127. #define UART_MSR_DSR 0x20 /* Data Set Ready */
  128. #define UART_MSR_CTS 0x10 /* Clear to Send */
  129. #define UART_MSR_DDCD 0x08 /* Delta DCD */
  130. #define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */
  131. #define UART_MSR_DDSR 0x02 /* Delta DSR */
  132. #define UART_MSR_DCTS 0x01 /* Delta CTS */
  133. /*
  134. * These are the definitions for the Interrupt Identification Register
  135. */
  136. #define UART_IIR_NO_INT 0x01 /* No interrupts pending */
  137. #define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
  138. #define UART_IIR_MSI 0x00 /* Modem status interrupt */
  139. #define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
  140. #define UART_IIR_RDI 0x04 /* Receiver data interrupt */
  141. #define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
  142. /*
  143. * These are the definitions for the Interrupt Enable Register
  144. */
  145. #define UART_IER_MSI 0x08 /* Enable Modem status interrupt */
  146. #define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */
  147. #define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */
  148. #define UART_IER_RDI 0x01 /* Enable receiver data interrupt */
  149. #ifdef CONFIG_OMAP1510
  150. #define OSC_12M_SEL 0x01 /* selects 6.5 * current clk div */
  151. #endif
  152. /* useful defaults for LCR */
  153. #define UART_LCR_8N1 0x03
  154. void NS16550_init(NS16550_t com_port, int baud_divisor);
  155. void NS16550_putc(NS16550_t com_port, char c);
  156. char NS16550_getc(NS16550_t com_port);
  157. int NS16550_tstc(NS16550_t com_port);
  158. void NS16550_reinit(NS16550_t com_port, int baud_divisor);