ftsdmc021.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * (C) Copyright 2009 Faraday Technology
  3. * Po-Yu Chuang <ratbert@faraday-tech.com>
  4. *
  5. * (C) Copyright 2011 Andes Technology Corp
  6. * Macpaul Lin <macpaul@andestech.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. /*
  23. * FTSDMC021 - SDRAM Controller
  24. */
  25. #ifndef __FTSDMC021_H
  26. #define __FTSDMC021_H
  27. #ifndef __ASSEMBLY__
  28. struct ftsdmc021 {
  29. unsigned int tp1; /* 0x00 - SDRAM Timing Parameter 1 */
  30. unsigned int tp2; /* 0x04 - SDRAM Timing Parameter 2 */
  31. unsigned int cr1; /* 0x08 - SDRAM Configuration Reg 1 */
  32. unsigned int cr2; /* 0x0c - SDRAM Configuration Reg 2 */
  33. unsigned int bank0_bsr; /* 0x10 - Ext. Bank Base/Size Reg 0 */
  34. unsigned int bank1_bsr; /* 0x14 - Ext. Bank Base/Size Reg 1 */
  35. unsigned int bank2_bsr; /* 0x18 - Ext. Bank Base/Size Reg 2 */
  36. unsigned int bank3_bsr; /* 0x1c - Ext. Bank Base/Size Reg 3 */
  37. unsigned int bank4_bsr; /* 0x20 - Ext. Bank Base/Size Reg 4 */
  38. unsigned int bank5_bsr; /* 0x24 - Ext. Bank Base/Size Reg 5 */
  39. unsigned int bank6_bsr; /* 0x28 - Ext. Bank Base/Size Reg 6 */
  40. unsigned int bank7_bsr; /* 0x2c - Ext. Bank Base/Size Reg 7 */
  41. unsigned int ragr; /* 0x30 - Read Arbitration Group Reg */
  42. unsigned int frr; /* 0x34 - Flush Request Register */
  43. unsigned int ebisr; /* 0x38 - EBI Support Register */
  44. unsigned int rsved[25]; /* 0x3c-0x9c - Reserved */
  45. unsigned int crr; /* 0x100 - Controller Revision Reg */
  46. unsigned int cfr; /* 0x104 - Controller Feature Reg */
  47. };
  48. #endif /* __ASSEMBLY__ */
  49. /*
  50. * Timing Parameter 1 Register
  51. */
  52. #define FTSDMC021_TP1_TCL(x) ((x) & 0x3) /* CAS Latency */
  53. #define FTSDMC021_TP1_TWR(x) (((x) & 0x3) << 4) /* W-Recovery Time */
  54. #define FTSDMC021_TP1_TRF(x) (((x) & 0xf) << 8) /* Auto-Refresh Cycle */
  55. #define FTSDMC021_TP1_TRCD(x) (((x) & 0x7) << 12) /* RAS-to-CAS Delay */
  56. #define FTSDMC021_TP1_TRP(x) (((x) & 0xf) << 16) /* Precharge Cycle */
  57. #define FTSDMC021_TP1_TRAS(x) (((x) & 0xf) << 20)
  58. /*
  59. * Timing Parameter 2 Register
  60. */
  61. #define FTSDMC021_TP2_REF_INTV(x) ((x) & 0xffff) /* Refresh interval */
  62. /* b(16:19) - Initial Refresh Times */
  63. #define FTSDMC021_TP2_INI_REFT(x) (((x) & 0xf) << 16)
  64. /* b(20:23) - Initial Pre-Charge Times */
  65. #define FTSDMC021_TP2_INI_PREC(x) (((x) & 0xf) << 20)
  66. /*
  67. * SDRAM Configuration Register 1
  68. */
  69. #define FTSDMC021_CR1_BNKSIZE(x) ((x) & 0xf) /* Bank Size */
  70. #define FTSDMC021_CR1_MBW(x) (((x) & 0x3) << 4) /* Bus Width */
  71. #define FTSDMC021_CR1_DSZ(x) (((x) & 0x7) << 8) /* SDRAM Size */
  72. #define FTSDMC021_CR1_DDW(x) (((x) & 0x3) << 12) /* Data Width */
  73. /* b(16) MA2T: Double Memory Address Cycle Enable */
  74. #define FTSDMC021_CR1_MA2T(x) (1 << 16)
  75. /* The value of b(0:3)CR1: 1M-512M, must be power of 2 */
  76. #define FTSDMC021_BANK_SIZE(x) (ffs(x) - 1)
  77. /*
  78. * Configuration Register 2
  79. */
  80. #define FTSDMC021_CR2_SREF (1 << 0) /* Self-Refresh Mode */
  81. #define FTSDMC021_CR2_PWDN (1 << 1) /* Power Down Operation Mode */
  82. #define FTSDMC021_CR2_ISMR (1 << 2) /* Start Set-Mode-Register */
  83. #define FTSDMC021_CR2_IREF (1 << 3) /* Init Refresh Start Flag */
  84. #define FTSDMC021_CR2_IPREC (1 << 4) /* Init Pre-Charge Start Flag */
  85. #define FTSDMC021_CR2_REFTYPE (1 << 5)
  86. /*
  87. * SDRAM External Bank Base/Size Register
  88. */
  89. #define FTSDMC021_BANK_ENABLE (1 << 12)
  90. /* 12-bit base address of external bank.
  91. * Default value is 0x800.
  92. * The 12-bit equals to the haddr[31:20] of AHB address bus. */
  93. #define FTSDMC021_BANK_BASE(x) ((x) & 0xfff)
  94. /*
  95. * Read Arbitration Grant Window Register
  96. */
  97. #define FTSDMC021_RAGR_CH1GW(x) (((x) & 0xff) << 0)
  98. #define FTSDMC021_RAGR_CH2GW(x) (((x) & 0xff) << 4)
  99. #define FTSDMC021_RAGR_CH3GW(x) (((x) & 0xff) << 8)
  100. #define FTSDMC021_RAGR_CH4GW(x) (((x) & 0xff) << 12)
  101. #define FTSDMC021_RAGR_CH5GW(x) (((x) & 0xff) << 16)
  102. #define FTSDMC021_RAGR_CH6GW(x) (((x) & 0xff) << 20)
  103. #define FTSDMC021_RAGR_CH7GW(x) (((x) & 0xff) << 24)
  104. #define FTSDMC021_RAGR_CH8GW(x) (((x) & 0xff) << 28)
  105. /*
  106. * Flush Request Register
  107. */
  108. #define FTSDMC021_FRR_FLUSHCHN(x) (((x) & 0x7) << 0)
  109. #define FTSDMC021_FRR_FLUSHCMPLT (1 << 3) /* Flush Req Flag */
  110. /*
  111. * External Bus Interface Support Register (EBISR)
  112. */
  113. #define FTSDMC021_EBISR_MR(x) ((x) & 0xfff) /* Far-end mode */
  114. #define FTSDMC021_EBISR_PRSMR (1 << 12) /* Pre-SMR */
  115. #define FTSDMC021_EBISR_POPREC (1 << 13)
  116. #define FTSDMC021_EBISR_POSMR (1 << 14) /* Post-SMR */
  117. /*
  118. * Controller Revision Register (CRR, Read Only)
  119. */
  120. #define FTSDMC021_CRR_REV_VER (((x) >> 0) & 0xff)
  121. #define FTSDMC021_CRR_MINOR_VER (((x) >> 8) & 0xff)
  122. #define FTSDMC021_CRR_MAJOR_VER (((x) >> 16) & 0xff)
  123. /*
  124. * Controller Feature Register (CFR, Read Only)
  125. */
  126. #define FTSDMC021_CFR_EBNK (((x) >> 0) & 0xf)
  127. #define FTSDMC021_CFR_CHN (((x) >> 8) & 0xf)
  128. #define FTSDMC021_CFR_EBI (((x) >> 16) & 0x1)
  129. #define FTSDMC021_CFR_CH1_FDEPTH (((x) >> 24) & 0x1)
  130. #define FTSDMC021_CFR_CH2_FDEPTH (((x) >> 25) & 0x1)
  131. #define FTSDMC021_CFR_CH3_FDEPTH (((x) >> 26) & 0x1)
  132. #define FTSDMC021_CFR_CH4_FDEPTH (((x) >> 27) & 0x1)
  133. #define FTSDMC021_CFR_CH5_FDEPTH (((x) >> 28) & 0x1)
  134. #define FTSDMC021_CFR_CH6_FDEPTH (((x) >> 29) & 0x1)
  135. #define FTSDMC021_CFR_CH7_FDEPTH (((x) >> 30) & 0x1)
  136. #define FTSDMC021_CFR_CH8_FDEPTH (((x) >> 31) & 0x1)
  137. #endif /* __FTSDMC021_H */