ftpmu010.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * (C) Copyright 2009 Faraday Technology
  3. * Po-Yu Chuang <ratbert@faraday-tech.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. /*
  20. * Power Management Unit
  21. */
  22. #ifndef __FTPMU010_H
  23. #define __FTPMU010_H
  24. #ifndef __ASSEMBLY__
  25. struct ftpmu010 {
  26. unsigned int IDNMBR0; /* 0x00 */
  27. unsigned int reserved0; /* 0x04 */
  28. unsigned int OSCC; /* 0x08 */
  29. unsigned int PMODE; /* 0x0C */
  30. unsigned int PMCR; /* 0x10 */
  31. unsigned int PED; /* 0x14 */
  32. unsigned int PEDSR; /* 0x18 */
  33. unsigned int reserved1; /* 0x1C */
  34. unsigned int PMSR; /* 0x20 */
  35. unsigned int PGSR; /* 0x24 */
  36. unsigned int MFPSR; /* 0x28 */
  37. unsigned int MISC; /* 0x2C */
  38. unsigned int PDLLCR0; /* 0x30 */
  39. unsigned int PDLLCR1; /* 0x34 */
  40. unsigned int AHBMCLKOFF; /* 0x38 */
  41. unsigned int APBMCLKOFF; /* 0x3C */
  42. unsigned int DCSRCR0; /* 0x40 */
  43. unsigned int DCSRCR1; /* 0x44 */
  44. unsigned int DCSRCR2; /* 0x48 */
  45. unsigned int SDRAMHTC; /* 0x4C */
  46. unsigned int PSPR0; /* 0x50 */
  47. unsigned int PSPR1; /* 0x54 */
  48. unsigned int PSPR2; /* 0x58 */
  49. unsigned int PSPR3; /* 0x5C */
  50. unsigned int PSPR4; /* 0x60 */
  51. unsigned int PSPR5; /* 0x64 */
  52. unsigned int PSPR6; /* 0x68 */
  53. unsigned int PSPR7; /* 0x6C */
  54. unsigned int PSPR8; /* 0x70 */
  55. unsigned int PSPR9; /* 0x74 */
  56. unsigned int PSPR10; /* 0x78 */
  57. unsigned int PSPR11; /* 0x7C */
  58. unsigned int PSPR12; /* 0x80 */
  59. unsigned int PSPR13; /* 0x84 */
  60. unsigned int PSPR14; /* 0x88 */
  61. unsigned int PSPR15; /* 0x8C */
  62. unsigned int AHBDMA_RACCS; /* 0x90 */
  63. unsigned int reserved2; /* 0x94 */
  64. unsigned int reserved3; /* 0x98 */
  65. unsigned int JSS; /* 0x9C */
  66. unsigned int CFC_RACC; /* 0xA0 */
  67. unsigned int SSP1_RACC; /* 0xA4 */
  68. unsigned int UART1TX_RACC; /* 0xA8 */
  69. unsigned int UART1RX_RACC; /* 0xAC */
  70. unsigned int UART2TX_RACC; /* 0xB0 */
  71. unsigned int UART2RX_RACC; /* 0xB4 */
  72. unsigned int SDC_RACC; /* 0xB8 */
  73. unsigned int I2SAC97_RACC; /* 0xBC */
  74. unsigned int IRDATX_RACC; /* 0xC0 */
  75. unsigned int reserved4; /* 0xC4 */
  76. unsigned int USBD_RACC; /* 0xC8 */
  77. unsigned int IRDARX_RACC; /* 0xCC */
  78. unsigned int IRDA_RACC; /* 0xD0 */
  79. unsigned int ED0_RACC; /* 0xD4 */
  80. unsigned int ED1_RACC; /* 0xD8 */
  81. };
  82. #endif /* __ASSEMBLY__ */
  83. /*
  84. * ID Number 0 Register
  85. */
  86. #define FTPMU010_ID_A320A 0x03200000
  87. #define FTPMU010_ID_A320C 0x03200010
  88. #define FTPMU010_ID_A320D 0x03200030
  89. /*
  90. * OSC Control Register
  91. */
  92. #define FTPMU010_OSCC_OSCH_TRI (1 << 11)
  93. #define FTPMU010_OSCC_OSCH_STABLE (1 << 9)
  94. #define FTPMU010_OSCC_OSCH_OFF (1 << 8)
  95. #define FTPMU010_OSCC_OSCL_TRI (1 << 3)
  96. #define FTPMU010_OSCC_OSCL_RTCLSEL (1 << 2)
  97. #define FTPMU010_OSCC_OSCL_STABLE (1 << 1)
  98. #define FTPMU010_OSCC_OSCL_OFF (1 << 0)
  99. /*
  100. * Power Mode Register
  101. */
  102. #define FTPMU010_PMODE_DIVAHBCLK_MASK (0x7 << 4)
  103. #define FTPMU010_PMODE_DIVAHBCLK_2 (0x0 << 4)
  104. #define FTPMU010_PMODE_DIVAHBCLK_3 (0x1 << 4)
  105. #define FTPMU010_PMODE_DIVAHBCLK_4 (0x2 << 4)
  106. #define FTPMU010_PMODE_DIVAHBCLK_6 (0x3 << 4)
  107. #define FTPMU010_PMODE_DIVAHBCLK_8 (0x4 << 4)
  108. #define FTPMU010_PMODE_DIVAHBCLK(pmode) (((pmode) >> 4) & 0x7)
  109. #define FTPMU010_PMODE_FCS (1 << 2)
  110. #define FTPMU010_PMODE_TURBO (1 << 1)
  111. #define FTPMU010_PMODE_SLEEP (1 << 0)
  112. /*
  113. * Power Manager Status Register
  114. */
  115. #define FTPMU010_PMSR_SMR (1 << 10)
  116. #define FTPMU010_PMSR_RDH (1 << 2)
  117. #define FTPMU010_PMSR_PH (1 << 1)
  118. #define FTPMU010_PMSR_CKEHLOW (1 << 0)
  119. /*
  120. * Multi-Function Port Setting Register
  121. */
  122. #define FTPMU010_MFPSR_DEBUGSEL (1 << 17)
  123. #define FTPMU010_MFPSR_DMA0PINSEL (1 << 16)
  124. #define FTPMU010_MFPSR_DMA1PINSEL (1 << 15)
  125. #define FTPMU010_MFPSR_MODEMPINSEL (1 << 14)
  126. #define FTPMU010_MFPSR_AC97CLKOUTSEL (1 << 13)
  127. #define FTPMU010_MFPSR_PWM1PINSEL (1 << 11)
  128. #define FTPMU010_MFPSR_PWM0PINSEL (1 << 10)
  129. #define FTPMU010_MFPSR_IRDACLKSEL (1 << 9)
  130. #define FTPMU010_MFPSR_UARTCLKSEL (1 << 8)
  131. #define FTPMU010_MFPSR_SSPCLKSEL (1 << 6)
  132. #define FTPMU010_MFPSR_I2SCLKSEL (1 << 5)
  133. #define FTPMU010_MFPSR_AC97CLKSEL (1 << 4)
  134. #define FTPMU010_MFPSR_AC97PINSEL (1 << 3)
  135. #define FTPMU010_MFPSR_TRIAHBDIS (1 << 1)
  136. #define FTPMU010_MFPSR_TRIAHBDBG (1 << 0)
  137. /*
  138. * PLL/DLL Control Register 0
  139. * Note:
  140. * 1. FTPMU010_PDLLCR0_HCLKOUTDIS:
  141. * Datasheet indicated it starts at bit #21 which was wrong.
  142. * 2. FTPMU010_PDLLCR0_DLLFRAG:
  143. * Datasheet indicated it has 2 bit which was wrong.
  144. */
  145. #define FTPMU010_PDLLCR0_HCLKOUTDIS(cr0) (((cr0) & 0xf) << 20)
  146. #define FTPMU010_PDLLCR0_DLLFRAG(cr0) (1 << 19)
  147. #define FTPMU010_PDLLCR0_DLLSTSEL (1 << 18)
  148. #define FTPMU010_PDLLCR0_DLLSTABLE (1 << 17)
  149. #define FTPMU010_PDLLCR0_DLLDIS (1 << 16)
  150. #define FTPMU010_PDLLCR0_PLL1FRANG(cr0) (((cr0) & 0x3) << 12)
  151. #define FTPMU010_PDLLCR0_PLL1NS(cr0) (((cr0) & 0x1ff) << 3)
  152. #define FTPMU010_PDLLCR0_PLL1STSEL (1 << 2)
  153. #define FTPMU010_PDLLCR0_PLL1STABLE (1 << 1)
  154. #define FTPMU010_PDLLCR0_PLL1DIS (1 << 0)
  155. /*
  156. * SDRAM Signal Hold Time Control Register
  157. */
  158. #define FTPMU010_SDRAMHTC_RCLK_DLY(x) (((x) & 0xf) << 28)
  159. #define FTPMU010_SDRAMHTC_CTL_WCLK_DLY(x) (((x) & 0xf) << 24)
  160. #define FTPMU010_SDRAMHTC_DAT_WCLK_DLY(x) (((x) & 0xf) << 20)
  161. #define FTPMU010_SDRAMHTC_EBICTRL_DCSR (1 << 18)
  162. #define FTPMU010_SDRAMHTC_EBIDATA_DCSR (1 << 17)
  163. #define FTPMU010_SDRAMHTC_SDRAMCS_DCSR (1 << 16)
  164. #define FTPMU010_SDRAMHTC_SDRAMCTL_DCSR (1 << 15)
  165. #define FTPMU010_SDRAMHTC_CKE_DCSR (1 << 14)
  166. #define FTPMU010_SDRAMHTC_DQM_DCSR (1 << 13)
  167. #define FTPMU010_SDRAMHTC_SDCLK_DCSR (1 << 12)
  168. #ifndef __ASSEMBLY__
  169. void ftpmu010_32768osc_enable(void);
  170. void ftpmu010_dlldis_disable(void);
  171. void ftpmu010_mfpsr_diselect_dev(unsigned int dev);
  172. void ftpmu010_mfpsr_select_dev(unsigned int dev);
  173. void ftpmu010_sdram_clk_disable(unsigned int cr0);
  174. void ftpmu010_sdramhtc_set(unsigned int val);
  175. #endif
  176. #ifdef __ASSEMBLY__
  177. #define FTPMU010_IDNMBR0 0x00
  178. #define FTPMU010_reserved0 0x04
  179. #define FTPMU010_OSCC 0x08
  180. #define FTPMU010_PMODE 0x0C
  181. #define FTPMU010_PMCR 0x10
  182. #define FTPMU010_PED 0x14
  183. #define FTPMU010_PEDSR 0x18
  184. #define FTPMU010_reserved1 0x1C
  185. #define FTPMU010_PMSR 0x20
  186. #define FTPMU010_PGSR 0x24
  187. #define FTPMU010_MFPSR 0x28
  188. #define FTPMU010_MISC 0x2C
  189. #define FTPMU010_PDLLCR0 0x30
  190. #define FTPMU010_PDLLCR1 0x34
  191. #define FTPMU010_AHBMCLKOFF 0x38
  192. #define FTPMU010_APBMCLKOFF 0x3C
  193. #define FTPMU010_DCSRCR0 0x40
  194. #define FTPMU010_DCSRCR1 0x44
  195. #define FTPMU010_DCSRCR2 0x48
  196. #define FTPMU010_SDRAMHTC 0x4C
  197. #define FTPMU010_PSPR0 0x50
  198. #define FTPMU010_PSPR1 0x54
  199. #define FTPMU010_PSPR2 0x58
  200. #define FTPMU010_PSPR3 0x5C
  201. #define FTPMU010_PSPR4 0x60
  202. #define FTPMU010_PSPR5 0x64
  203. #define FTPMU010_PSPR6 0x68
  204. #define FTPMU010_PSPR7 0x6C
  205. #define FTPMU010_PSPR8 0x70
  206. #define FTPMU010_PSPR9 0x74
  207. #define FTPMU010_PSPR10 0x78
  208. #define FTPMU010_PSPR11 0x7C
  209. #define FTPMU010_PSPR12 0x80
  210. #define FTPMU010_PSPR13 0x84
  211. #define FTPMU010_PSPR14 0x88
  212. #define FTPMU010_PSPR15 0x8C
  213. #define FTPMU010_AHBDMA_RACCS 0x90
  214. #define FTPMU010_reserved2 0x94
  215. #define FTPMU010_reserved3 0x98
  216. #define FTPMU010_JSS 0x9C
  217. #define FTPMU010_CFC_RACC 0xA0
  218. #define FTPMU010_SSP1_RACC 0xA4
  219. #define FTPMU010_UART1TX_RACC 0xA8
  220. #define FTPMU010_UART1RX_RACC 0xAC
  221. #define FTPMU010_UART2TX_RACC 0xB0
  222. #define FTPMU010_UART2RX_RACC 0xB4
  223. #define FTPMU010_SDC_RACC 0xB8
  224. #define FTPMU010_I2SAC97_RACC 0xBC
  225. #define FTPMU010_IRDATX_RACC 0xC0
  226. #define FTPMU010_reserved4 0xC4
  227. #define FTPMU010_USBD_RACC 0xC8
  228. #define FTPMU010_IRDARX_RACC 0xCC
  229. #define FTPMU010_IRDA_RACC 0xD0
  230. #define FTPMU010_ED0_RACC 0xD4
  231. #define FTPMU010_ED1_RACC 0xD8
  232. #endif /* __ASSEMBLY__ */
  233. #endif /* __FTPMU010_H */