atmel_hlcdc.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. * Header file for AT91/AT32 MULTI LAYER LCD Controller
  3. *
  4. * Data structure and register user interface
  5. *
  6. * Copyright (C) 2012 Atmel Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #ifndef __ATMEL_HLCDC_H__
  23. #define __ATMEL_HLCDC_H__
  24. /* Atmel multi layer lcdc hardware registers */
  25. struct atmel_hlcd_regs {
  26. u32 lcdc_lcdcfg0;
  27. u32 lcdc_lcdcfg1;
  28. u32 lcdc_lcdcfg2;
  29. u32 lcdc_lcdcfg3;
  30. u32 lcdc_lcdcfg4;
  31. u32 lcdc_lcdcfg5;
  32. u32 lcdc_lcdcfg6;
  33. u32 res1;
  34. u32 lcdc_lcden;
  35. u32 lcdc_lcddis;
  36. u32 lcdc_lcdsr;
  37. u32 res2;
  38. u32 lcdc_lcdidr;
  39. u32 res3[3];
  40. u32 lcdc_basecher;
  41. u32 res4[3];
  42. u32 lcdc_baseidr;
  43. u32 res5[3];
  44. u32 lcdc_baseaddr;
  45. u32 lcdc_basectrl;
  46. u32 lcdc_basenext;
  47. u32 lcdc_basecfg0;
  48. u32 lcdc_basecfg1;
  49. u32 lcdc_basecfg2;
  50. u32 lcdc_basecfg3;
  51. u32 lcdc_basecfg4;
  52. };
  53. #define LCDC_LCDCFG0_CLKPOL (0x1 << 0)
  54. #define LCDC_LCDCFG0_CLKSEL (0x1 << 2)
  55. #define LCDC_LCDCFG0_CLKPWMSEL (0x1 << 3)
  56. #define LCDC_LCDCFG0_CGDISBASE (0x1 << 8)
  57. #define LCDC_LCDCFG0_CGDISOVR1 (0x1 << 9)
  58. #define LCDC_LCDCFG0_CGDISHEO (0x1 << 11)
  59. #define LCDC_LCDCFG0_CGDISHCR (0x1 << 12)
  60. #define LCDC_LCDCFG0_CLKDIV_Pos 16
  61. #define LCDC_LCDCFG0_CLKDIV_Msk (0xff << LCDC_LCDCFG0_CLKDIV_Pos)
  62. #define LCDC_LCDCFG0_CLKDIV(value) \
  63. ((LCDC_LCDCFG0_CLKDIV_Msk & ((value) << LCDC_LCDCFG0_CLKDIV_Pos)))
  64. #define LCDC_LCDCFG1_HSPW_Pos 0
  65. #define LCDC_LCDCFG1_HSPW_Msk (0x3f << LCDC_LCDCFG1_HSPW_Pos)
  66. #define LCDC_LCDCFG1_HSPW(value) \
  67. ((LCDC_LCDCFG1_HSPW_Msk & ((value) << LCDC_LCDCFG1_HSPW_Pos)))
  68. #define LCDC_LCDCFG1_VSPW_Pos 16
  69. #define LCDC_LCDCFG1_VSPW_Msk (0x3f << LCDC_LCDCFG1_VSPW_Pos)
  70. #define LCDC_LCDCFG1_VSPW(value) \
  71. ((LCDC_LCDCFG1_VSPW_Msk & ((value) << LCDC_LCDCFG1_VSPW_Pos)))
  72. #define LCDC_LCDCFG2_VFPW_Pos 0
  73. #define LCDC_LCDCFG2_VFPW_Msk (0x3f << LCDC_LCDCFG2_VFPW_Pos)
  74. #define LCDC_LCDCFG2_VFPW(value) \
  75. ((LCDC_LCDCFG2_VFPW_Msk & ((value) << LCDC_LCDCFG2_VFPW_Pos)))
  76. #define LCDC_LCDCFG2_VBPW_Pos 16
  77. #define LCDC_LCDCFG2_VBPW_Msk (0x3f << LCDC_LCDCFG2_VBPW_Pos)
  78. #define LCDC_LCDCFG2_VBPW(value) \
  79. ((LCDC_LCDCFG2_VBPW_Msk & ((value) << LCDC_LCDCFG2_VBPW_Pos)))
  80. #define LCDC_LCDCFG3_HFPW_Pos 0
  81. #define LCDC_LCDCFG3_HFPW_Msk (0xff << LCDC_LCDCFG3_HFPW_Pos)
  82. #define LCDC_LCDCFG3_HFPW(value) \
  83. ((LCDC_LCDCFG3_HFPW_Msk & ((value) << LCDC_LCDCFG3_HFPW_Pos)))
  84. #define LCDC_LCDCFG3_HBPW_Pos 16
  85. #define LCDC_LCDCFG3_HBPW_Msk (0xff << LCDC_LCDCFG3_HBPW_Pos)
  86. #define LCDC_LCDCFG3_HBPW(value) \
  87. ((LCDC_LCDCFG3_HBPW_Msk & ((value) << LCDC_LCDCFG3_HBPW_Pos)))
  88. #define LCDC_LCDCFG4_PPL_Pos 0
  89. #define LCDC_LCDCFG4_PPL_Msk (0x7ff << LCDC_LCDCFG4_PPL_Pos)
  90. #define LCDC_LCDCFG4_PPL(value) \
  91. ((LCDC_LCDCFG4_PPL_Msk & ((value) << LCDC_LCDCFG4_PPL_Pos)))
  92. #define LCDC_LCDCFG4_RPF_Pos 16
  93. #define LCDC_LCDCFG4_RPF_Msk (0x7ff << LCDC_LCDCFG4_RPF_Pos)
  94. #define LCDC_LCDCFG4_RPF(value) \
  95. ((LCDC_LCDCFG4_RPF_Msk & ((value) << LCDC_LCDCFG4_RPF_Pos)))
  96. #define LCDC_LCDCFG5_HSPOL (0x1 << 0)
  97. #define LCDC_LCDCFG5_VSPOL (0x1 << 1)
  98. #define LCDC_LCDCFG5_VSPDLYS (0x1 << 2)
  99. #define LCDC_LCDCFG5_VSPDLYE (0x1 << 3)
  100. #define LCDC_LCDCFG5_DISPPOL (0x1 << 4)
  101. #define LCDC_LCDCFG5_SERIAL (0x1 << 5)
  102. #define LCDC_LCDCFG5_DITHER (0x1 << 6)
  103. #define LCDC_LCDCFG5_DISPDLY (0x1 << 7)
  104. #define LCDC_LCDCFG5_MODE_Pos 8
  105. #define LCDC_LCDCFG5_MODE_Msk (0x3 << LCDC_LCDCFG5_MODE_Pos)
  106. #define LCDC_LCDCFG5_MODE_OUTPUT_12BPP (0x0 << 8)
  107. #define LCDC_LCDCFG5_MODE_OUTPUT_16BPP (0x1 << 8)
  108. #define LCDC_LCDCFG5_MODE_OUTPUT_18BPP (0x2 << 8)
  109. #define LCDC_LCDCFG5_MODE_OUTPUT_24BPP (0x3 << 8)
  110. #define LCDC_LCDCFG5_VSPSU (0x1 << 12)
  111. #define LCDC_LCDCFG5_VSPHO (0x1 << 13)
  112. #define LCDC_LCDCFG5_GUARDTIME_Pos 16
  113. #define LCDC_LCDCFG5_GUARDTIME_Msk (0x1f << LCDC_LCDCFG5_GUARDTIME_Pos)
  114. #define LCDC_LCDCFG5_GUARDTIME(value) \
  115. ((LCDC_LCDCFG5_GUARDTIME_Msk & ((value) << LCDC_LCDCFG5_GUARDTIME_Pos)))
  116. #define LCDC_LCDCFG6_PWMPS_Pos 0
  117. #define LCDC_LCDCFG6_PWMPS_Msk (0x7 << LCDC_LCDCFG6_PWMPS_Pos)
  118. #define LCDC_LCDCFG6_PWMPS(value) \
  119. ((LCDC_LCDCFG6_PWMPS_Msk & ((value) << LCDC_LCDCFG6_PWMPS_Pos)))
  120. #define LCDC_LCDCFG6_PWMPOL (0x1 << 4)
  121. #define LCDC_LCDCFG6_PWMCVAL_Pos 8
  122. #define LCDC_LCDCFG6_PWMCVAL_Msk (0xff << LCDC_LCDCFG6_PWMCVAL_Pos)
  123. #define LCDC_LCDCFG6_PWMCVAL(value) \
  124. ((LCDC_LCDCFG6_PWMCVAL_Msk & ((value) << LCDC_LCDCFG6_PWMCVAL_Pos)))
  125. #define LCDC_LCDEN_CLKEN (0x1 << 0)
  126. #define LCDC_LCDEN_SYNCEN (0x1 << 1)
  127. #define LCDC_LCDEN_DISPEN (0x1 << 2)
  128. #define LCDC_LCDEN_PWMEN (0x1 << 3)
  129. #define LCDC_LCDDIS_CLKDIS (0x1 << 0)
  130. #define LCDC_LCDDIS_SYNCDIS (0x1 << 1)
  131. #define LCDC_LCDDIS_DISPDIS (0x1 << 2)
  132. #define LCDC_LCDDIS_PWMDIS (0x1 << 3)
  133. #define LCDC_LCDDIS_CLKRST (0x1 << 8)
  134. #define LCDC_LCDDIS_SYNCRST (0x1 << 9)
  135. #define LCDC_LCDDIS_DISPRST (0x1 << 10)
  136. #define LCDC_LCDDIS_PWMRST (0x1 << 11)
  137. #define LCDC_LCDSR_CLKSTS (0x1 << 0)
  138. #define LCDC_LCDSR_LCDSTS (0x1 << 1)
  139. #define LCDC_LCDSR_DISPSTS (0x1 << 2)
  140. #define LCDC_LCDSR_PWMSTS (0x1 << 3)
  141. #define LCDC_LCDSR_SIPSTS (0x1 << 4)
  142. #define LCDC_LCDIDR_SOFID (0x1 << 0)
  143. #define LCDC_LCDIDR_DISID (0x1 << 1)
  144. #define LCDC_LCDIDR_DISPID (0x1 << 2)
  145. #define LCDC_LCDIDR_FIFOERRID (0x1 << 4)
  146. #define LCDC_LCDIDR_BASEID (0x1 << 8)
  147. #define LCDC_LCDIDR_OVR1ID (0x1 << 9)
  148. #define LCDC_LCDIDR_HEOID (0x1 << 11)
  149. #define LCDC_LCDIDR_HCRID (0x1 << 12)
  150. #define LCDC_BASECHER_CHEN (0x1 << 0)
  151. #define LCDC_BASECHER_UPDATEEN (0x1 << 1)
  152. #define LCDC_BASECHER_A2QEN (0x1 << 2)
  153. #define LCDC_BASEIDR_DMA (0x1 << 2)
  154. #define LCDC_BASEIDR_DSCR (0x1 << 3)
  155. #define LCDC_BASEIDR_ADD (0x1 << 4)
  156. #define LCDC_BASEIDR_DONE (0x1 << 5)
  157. #define LCDC_BASEIDR_OVR (0x1 << 6)
  158. #define LCDC_BASECTRL_DFETCH (0x1 << 0)
  159. #define LCDC_BASECTRL_LFETCH (0x1 << 1)
  160. #define LCDC_BASECTRL_DMAIEN (0x1 << 2)
  161. #define LCDC_BASECTRL_DSCRIEN (0x1 << 3)
  162. #define LCDC_BASECTRL_ADDIEN (0x1 << 4)
  163. #define LCDC_BASECTRL_DONEIEN (0x1 << 5)
  164. #define LCDC_BASECFG0_BLEN_Pos 4
  165. #define LCDC_BASECFG0_BLEN_AHB_SINGLE (0x0 << 4)
  166. #define LCDC_BASECFG0_BLEN_AHB_INCR4 (0x1 << 4)
  167. #define LCDC_BASECFG0_BLEN_AHB_INCR8 (0x2 << 4)
  168. #define LCDC_BASECFG0_BLEN_AHB_INCR16 (0x3 << 4)
  169. #define LCDC_BASECFG0_DLBO (0x1 << 8)
  170. #define LCDC_BASECFG1_RGBMODE_12BPP_RGB_444 (0x0 << 4)
  171. #define LCDC_BASECFG1_RGBMODE_16BPP_ARGB_4444 (0x1 << 4)
  172. #define LCDC_BASECFG1_RGBMODE_16BPP_RGBA_4444 (0x2 << 4)
  173. #define LCDC_BASECFG1_RGBMODE_16BPP_RGB_565 (0x3 << 4)
  174. #define LCDC_BASECFG1_RGBMODE_16BPP_TRGB_1555 (0x4 << 4)
  175. #define LCDC_BASECFG1_RGBMODE_18BPP_RGB_666 (0x5 << 4)
  176. #define LCDC_BASECFG1_RGBMODE_18BPP_RGB_666_PACKED (0x6 << 4)
  177. #define LCDC_BASECFG1_RGBMODE_19BPP_TRGB_1666 (0x7 << 4)
  178. #define LCDC_BASECFG1_RGBMODE_19BPP_TRGB_PACKED (0x8 << 4)
  179. #define LCDC_BASECFG1_RGBMODE_24BPP_RGB_888 (0x9 << 4)
  180. #define LCDC_BASECFG1_RGBMODE_24BPP_RGB_888_PACKED (0xA << 4)
  181. #define LCDC_BASECFG1_RGBMODE_25BPP_TRGB_1888 (0xB << 4)
  182. #define LCDC_BASECFG1_RGBMODE_32BPP_ARGB_8888 (0xC << 4)
  183. #define LCDC_BASECFG1_RGBMODE_32BPP_RGBA_8888 (0xD << 4)
  184. #define LCDC_BASECFG2_XSTRIDE_Pos 0
  185. #define LCDC_BASECFG2_XSTRIDE_Msk (0xffffffff << LCDC_BASECFG2_XSTRIDE_Pos)
  186. #define LCDC_BASECFG2_XSTRIDE(value) \
  187. ((LCDC_BASECFG2_XSTRIDE_Msk & ((value) << LCDC_BASECFG2_XSTRIDE_Pos)))
  188. #define LCDC_BASECFG3_BDEF_Pos 0
  189. #define LCDC_BASECFG3_BDEF_Msk (0xff << LCDC_BASECFG3_BDEF_Pos)
  190. #define LCDC_BASECFG3_BDEF(value) \
  191. ((LCDC_BASECFG3_BDEF_Msk & ((value) << LCDC_BASECFG3_BDEF_Pos)))
  192. #define LCDC_BASECFG3_GDEF_Pos 8
  193. #define LCDC_BASECFG3_GDEF_Msk (0xff << LCDC_BASECFG3_GDEF_Pos)
  194. #define LCDC_BASECFG3_GDEF(value) \
  195. ((LCDC_BASECFG3_GDEF_Msk & ((value) << LCDC_BASECFG3_GDEF_Pos)))
  196. #define LCDC_BASECFG3_RDEF_Pos 16
  197. #define LCDC_BASECFG3_RDEF_Msk (0xff << LCDC_BASECFG3_RDEF_Pos)
  198. #define LCDC_BASECFG3_RDEF(value) \
  199. ((LCDC_BASECFG3_RDEF_Msk & ((value) << LCDC_BASECFG3_RDEF_Pos)))
  200. #define LCDC_BASECLUT_BCLUT_Pos 0
  201. #define LCDC_BASECLUT_BCLUT_Msk (0xff << LCDC_BASECLUT_BCLUT_Pos)
  202. #define LCDC_BASECLUT_GCLUT_Pos 8
  203. #define LCDC_BASECLUT_GCLUT_Msk (0xff << LCDC_BASECLUT_GCLUT_Pos)
  204. #define LCDC_BASECLUT_RCLUT_Pos 16
  205. #define LCDC_BASECLUT_RCLUT_Msk (0xff << LCDC_BASECLUT_RCLUT_Pos)
  206. #define LCDC_BASECFG4_DMA (0x1 << 8)
  207. #define LCDC_BASECFG4_REP (0x1 << 9)
  208. struct lcd_dma_desc {
  209. u32 address;
  210. u32 control;
  211. u32 next;
  212. };
  213. #define ATMEL_LCDC_LUT(n) (0x0400 + ((n)*4))
  214. #endif /* __ATMEL_HLCDC_H__ */