tlb.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  30. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  33. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  34. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  35. 0, 0, BOOKE_PAGESZ_4K, 0),
  36. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  37. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  38. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  39. 0, 0, BOOKE_PAGESZ_4K, 0),
  40. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  41. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  42. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  43. 0, 0, BOOKE_PAGESZ_4K, 0),
  44. /*
  45. * TLB 0: 64M Non-cacheable, guarded
  46. * 0xfc000000 56M unused
  47. * 0xff800000 8M boot FLASH
  48. * .... or ....
  49. * 0xfc000000 64M user flash
  50. *
  51. * Out of reset this entry is only 4K.
  52. */
  53. SET_TLB_ENTRY(1, 0xfc000000, 0xfc000000,
  54. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 0, BOOKE_PAGESZ_64M, 1),
  56. /*
  57. * TLB 1: 1G Non-cacheable, guarded
  58. * 0x80000000 512M PCI1 MEM
  59. * 0xa0000000 512M PCIe MEM
  60. */
  61. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
  62. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  63. 0, 1, BOOKE_PAGESZ_1G, 1),
  64. /*
  65. * TLB 2: 64M Non-cacheable, guarded
  66. * 0xe0000000 1M CCSRBAR
  67. * 0xe2000000 8M PCI1 IO
  68. * 0xe2800000 8M PCIe IO
  69. */
  70. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  71. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  72. 0, 2, BOOKE_PAGESZ_64M, 1),
  73. #ifdef CONFIG_SYS_LBC_SDRAM_BASE
  74. /*
  75. * TLB 3: 64M Cacheable, non-guarded
  76. * 0xf0000000 64M LBC SDRAM First half
  77. */
  78. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
  79. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  80. 0, 3, BOOKE_PAGESZ_64M, 1),
  81. /*
  82. * TLB 4: 64M Cacheable, non-guarded
  83. * 0xf4000000 64M LBC SDRAM Second half
  84. */
  85. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
  86. CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
  87. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  88. 0, 4, BOOKE_PAGESZ_64M, 1),
  89. #endif
  90. /*
  91. * TLB 5: 16M Cacheable, non-guarded
  92. * 0xf8000000 1M 7-segment LED display
  93. * 0xf8100000 1M User switches
  94. * 0xf8300000 1M Board revision
  95. * 0xf8b00000 1M EEPROM
  96. */
  97. SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE,
  98. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  99. 0, 5, BOOKE_PAGESZ_16M, 1),
  100. #ifndef CONFIG_SYS_ALT_BOOT
  101. /*
  102. * TLB 6: 64M Non-cacheable, guarded
  103. * 0xec000000 64M 64MB user FLASH
  104. */
  105. SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
  106. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  107. 0, 6, BOOKE_PAGESZ_64M, 1),
  108. #else
  109. /*
  110. * TLB 6: 4M Non-cacheable, guarded
  111. * 0xef800000 4M 1st 1/2 8MB soldered FLASH
  112. */
  113. SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
  114. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  115. 0, 6, BOOKE_PAGESZ_4M, 1),
  116. /*
  117. * TLB 7: 4M Non-cacheable, guarded
  118. * 0xefc00000 4M 2nd half 8MB soldered FLASH
  119. */
  120. SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x400000,
  121. CONFIG_SYS_ALT_FLASH + 0x400000,
  122. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  123. 0, 7, BOOKE_PAGESZ_4M, 1),
  124. #endif
  125. };
  126. int num_tlb_entries = ARRAY_SIZE(tlb_table);