imx31_phycore.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. *
  3. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <s6e63d6.h>
  25. #include <netdev.h>
  26. #include <asm/arch/clock.h>
  27. #include <asm/arch/imx-regs.h>
  28. #include <asm/arch/sys_proto.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. int dram_init(void)
  31. {
  32. /* dram_init must store complete ramsize in gd->ram_size */
  33. gd->ram_size = get_ram_size((void *)PHYS_SDRAM_1,
  34. PHYS_SDRAM_1_SIZE);
  35. return 0;
  36. }
  37. int board_init(void)
  38. {
  39. gd->bd->bi_arch_number = MACH_TYPE_PCM037; /* board id for linux */
  40. gd->bd->bi_boot_params = (0x80000100); /* adress of boot parameters */
  41. return 0;
  42. }
  43. int board_early_init_f(void)
  44. {
  45. /* CS0: Nor Flash */
  46. static const struct mxc_weimcs cs0 = {
  47. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  48. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 15, 0, 0, 3),
  49. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  50. CSCR_L(1, 0, 0, 0, 0, 1, 5, 0, 0, 0, 1, 1),
  51. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  52. CSCR_A(0, 0, 7, 2, 0, 0, 2, 1, 0, 0, 0, 0, 0, 0)
  53. };
  54. /* CS1: Network Controller */
  55. static const struct mxc_weimcs cs1 = {
  56. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  57. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 31, 0, 0, 6),
  58. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  59. CSCR_L(4, 4, 4, 10, 4, 0, 5, 4, 0, 0, 0, 1),
  60. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  61. CSCR_A(4, 4, 4, 4, 0, 1, 4, 3, 0, 0, 0, 0, 1, 0)
  62. };
  63. /* CS4: SRAM */
  64. static const struct mxc_weimcs cs4 = {
  65. /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
  66. CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 24, 0, 4, 3),
  67. /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
  68. CSCR_L(2, 2, 2, 5, 2, 0, 5, 2, 0, 0, 0, 1),
  69. /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
  70. CSCR_A(2, 2, 2, 2, 0, 0, 2, 2, 0, 0, 0, 0, 0, 0)
  71. };
  72. mxc_setup_weimcs(0, &cs0);
  73. mxc_setup_weimcs(1, &cs1);
  74. mxc_setup_weimcs(4, &cs4);
  75. /* setup pins for UART1 */
  76. mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
  77. mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
  78. mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
  79. mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
  80. /* setup pins for I2C2 (for EEPROM, RTC) */
  81. mx31_gpio_mux(MUX_CSPI2_MOSI__I2C2_SCL);
  82. mx31_gpio_mux(MUX_CSPI2_MISO__I2C2_SDA);
  83. return 0;
  84. }
  85. #ifdef CONFIG_BOARD_LATE_INIT
  86. int board_late_init(void)
  87. {
  88. #ifdef CONFIG_S6E63D6
  89. struct s6e63d6 data = {
  90. /*
  91. * See comment in mxc_spi.c::decode_cs() for .cs field format.
  92. * We use GPIO 57 as a chipselect for the S6E63D6 and chipselect
  93. * 2 of the SPI controller #1, since it is unused.
  94. */
  95. .cs = 2 | (57 << 8),
  96. .bus = 0,
  97. .id = 0,
  98. };
  99. int ret;
  100. /* SPI1 */
  101. mx31_gpio_mux(MUX_CSPI1_SCLK__CSPI1_CLK);
  102. mx31_gpio_mux(MUX_CSPI1_SPI_RDY__CSPI1_DATAREADY_B);
  103. mx31_gpio_mux(MUX_CSPI1_MOSI__CSPI1_MOSI);
  104. mx31_gpio_mux(MUX_CSPI1_MISO__CSPI1_MISO);
  105. mx31_gpio_mux(MUX_CSPI1_SS0__CSPI1_SS0_B);
  106. mx31_gpio_mux(MUX_CSPI1_SS1__CSPI1_SS1_B);
  107. mx31_gpio_mux(MUX_CSPI1_SS2__CSPI1_SS2_B);
  108. /* start SPI1 clock */
  109. __REG(CCM_CGR2) = __REG(CCM_CGR2) | (3 << 2);
  110. /* GPIO 57 */
  111. /* sw_mux_ctl_key_col4_key_col5_key_col6_key_col7 */
  112. mx31_gpio_mux(IOMUX_MODE(0x63, MUX_CTL_GPIO));
  113. /* SPI1 CS2 is free */
  114. ret = s6e63d6_init(&data);
  115. if (ret)
  116. return ret;
  117. /*
  118. * This is a "magic" sequence to initialise a C0240QGLA / C0283QGLC
  119. * OLED display connected to a S6E63D6 SPI display controller in the
  120. * 18 bit RGB mode
  121. */
  122. s6e63d6_index(&data, 2);
  123. s6e63d6_param(&data, 0x0182);
  124. s6e63d6_index(&data, 3);
  125. s6e63d6_param(&data, 0x8130);
  126. s6e63d6_index(&data, 0x10);
  127. s6e63d6_param(&data, 0x0000);
  128. s6e63d6_index(&data, 5);
  129. s6e63d6_param(&data, 0x0001);
  130. s6e63d6_index(&data, 0x22);
  131. #endif
  132. return 0;
  133. }
  134. #endif
  135. int checkboard (void)
  136. {
  137. printf("Board: Phytec phyCore i.MX31\n");
  138. return 0;
  139. }
  140. int board_eth_init(bd_t *bis)
  141. {
  142. int rc = 0;
  143. #ifdef CONFIG_SMC911X
  144. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  145. #endif
  146. return rc;
  147. }