titanium.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. /*
  2. * Copyright (C) 2013 Stefan Roese <sr@denx.de>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <common.h>
  18. #include <asm/io.h>
  19. #include <asm/arch/clock.h>
  20. #include <asm/arch/imx-regs.h>
  21. #include <asm/arch/iomux.h>
  22. #include <asm/arch/mx6q_pins.h>
  23. #include <asm/arch/crm_regs.h>
  24. #include <asm/arch/sys_proto.h>
  25. #include <asm/gpio.h>
  26. #include <asm/imx-common/iomux-v3.h>
  27. #include <asm/imx-common/mxc_i2c.h>
  28. #include <asm/imx-common/boot_mode.h>
  29. #include <mmc.h>
  30. #include <fsl_esdhc.h>
  31. #include <micrel.h>
  32. #include <miiphy.h>
  33. #include <netdev.h>
  34. DECLARE_GLOBAL_DATA_PTR;
  35. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  36. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  37. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  38. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  39. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  40. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  41. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  42. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  43. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  44. int dram_init(void)
  45. {
  46. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  47. return 0;
  48. }
  49. iomux_v3_cfg_t const uart1_pads[] = {
  50. MX6_PAD_SD3_DAT6__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  51. MX6_PAD_SD3_DAT7__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  52. };
  53. iomux_v3_cfg_t const uart2_pads[] = {
  54. MX6_PAD_EIM_D26__UART2_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  55. MX6_PAD_EIM_D27__UART2_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  56. };
  57. iomux_v3_cfg_t const uart4_pads[] = {
  58. MX6_PAD_CSI0_DAT12__UART4_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  59. MX6_PAD_CSI0_DAT13__UART4_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  60. };
  61. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  62. struct i2c_pads_info i2c_pad_info0 = {
  63. .scl = {
  64. .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | PC,
  65. .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO_5_27 | PC,
  66. .gp = IMX_GPIO_NR(5, 27)
  67. },
  68. .sda = {
  69. .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | PC,
  70. .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO_5_26 | PC,
  71. .gp = IMX_GPIO_NR(5, 26)
  72. }
  73. };
  74. struct i2c_pads_info i2c_pad_info2 = {
  75. .scl = {
  76. .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | PC,
  77. .gpio_mode = MX6_PAD_GPIO_3__GPIO_1_3 | PC,
  78. .gp = IMX_GPIO_NR(1, 3)
  79. },
  80. .sda = {
  81. .i2c_mode = MX6_PAD_GPIO_16__I2C3_SDA | PC,
  82. .gpio_mode = MX6_PAD_GPIO_16__GPIO_7_11 | PC,
  83. .gp = IMX_GPIO_NR(7, 11)
  84. }
  85. };
  86. iomux_v3_cfg_t const usdhc3_pads[] = {
  87. MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  88. MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  89. MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  90. MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  91. MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  92. MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  93. MX6_PAD_SD3_DAT5__GPIO_7_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  94. };
  95. iomux_v3_cfg_t const enet_pads1[] = {
  96. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  97. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  98. MX6_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  99. MX6_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  100. MX6_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  101. MX6_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  102. MX6_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  103. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  104. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  105. /* pin 35 - 1 (PHY_AD2) on reset */
  106. MX6_PAD_RGMII_RXC__GPIO_6_30 | MUX_PAD_CTRL(NO_PAD_CTRL),
  107. /* pin 32 - 1 - (MODE0) all */
  108. MX6_PAD_RGMII_RD0__GPIO_6_25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  109. /* pin 31 - 1 - (MODE1) all */
  110. MX6_PAD_RGMII_RD1__GPIO_6_27 | MUX_PAD_CTRL(NO_PAD_CTRL),
  111. /* pin 28 - 1 - (MODE2) all */
  112. MX6_PAD_RGMII_RD2__GPIO_6_28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  113. /* pin 27 - 1 - (MODE3) all */
  114. MX6_PAD_RGMII_RD3__GPIO_6_29 | MUX_PAD_CTRL(NO_PAD_CTRL),
  115. /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
  116. MX6_PAD_RGMII_RX_CTL__GPIO_6_24 | MUX_PAD_CTRL(NO_PAD_CTRL),
  117. /* pin 42 PHY nRST */
  118. MX6_PAD_EIM_D23__GPIO_3_23 | MUX_PAD_CTRL(NO_PAD_CTRL),
  119. };
  120. iomux_v3_cfg_t const enet_pads2[] = {
  121. MX6_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  122. MX6_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  123. MX6_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  124. MX6_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  125. MX6_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  126. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  127. };
  128. iomux_v3_cfg_t nfc_pads[] = {
  129. MX6_PAD_NANDF_CLE__RAWNAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL),
  130. MX6_PAD_NANDF_ALE__RAWNAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL),
  131. MX6_PAD_NANDF_WP_B__RAWNAND_RESETN | MUX_PAD_CTRL(NO_PAD_CTRL),
  132. MX6_PAD_NANDF_RB0__RAWNAND_READY0 | MUX_PAD_CTRL(NO_PAD_CTRL),
  133. MX6_PAD_NANDF_CS0__RAWNAND_CE0N | MUX_PAD_CTRL(NO_PAD_CTRL),
  134. MX6_PAD_NANDF_CS1__RAWNAND_CE1N | MUX_PAD_CTRL(NO_PAD_CTRL),
  135. MX6_PAD_NANDF_CS2__RAWNAND_CE2N | MUX_PAD_CTRL(NO_PAD_CTRL),
  136. MX6_PAD_NANDF_CS3__RAWNAND_CE3N | MUX_PAD_CTRL(NO_PAD_CTRL),
  137. MX6_PAD_SD4_CMD__RAWNAND_RDN | MUX_PAD_CTRL(NO_PAD_CTRL),
  138. MX6_PAD_SD4_CLK__RAWNAND_WRN | MUX_PAD_CTRL(NO_PAD_CTRL),
  139. MX6_PAD_NANDF_D0__RAWNAND_D0 | MUX_PAD_CTRL(NO_PAD_CTRL),
  140. MX6_PAD_NANDF_D1__RAWNAND_D1 | MUX_PAD_CTRL(NO_PAD_CTRL),
  141. MX6_PAD_NANDF_D2__RAWNAND_D2 | MUX_PAD_CTRL(NO_PAD_CTRL),
  142. MX6_PAD_NANDF_D3__RAWNAND_D3 | MUX_PAD_CTRL(NO_PAD_CTRL),
  143. MX6_PAD_NANDF_D4__RAWNAND_D4 | MUX_PAD_CTRL(NO_PAD_CTRL),
  144. MX6_PAD_NANDF_D5__RAWNAND_D5 | MUX_PAD_CTRL(NO_PAD_CTRL),
  145. MX6_PAD_NANDF_D6__RAWNAND_D6 | MUX_PAD_CTRL(NO_PAD_CTRL),
  146. MX6_PAD_NANDF_D7__RAWNAND_D7 | MUX_PAD_CTRL(NO_PAD_CTRL),
  147. MX6_PAD_SD4_DAT0__RAWNAND_DQS | MUX_PAD_CTRL(NO_PAD_CTRL),
  148. };
  149. static void setup_gpmi_nand(void)
  150. {
  151. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  152. /* config gpmi nand iomux */
  153. imx_iomux_v3_setup_multiple_pads(nfc_pads,
  154. ARRAY_SIZE(nfc_pads));
  155. /* config gpmi and bch clock to 100 MHz */
  156. clrsetbits_le32(&mxc_ccm->cs2cdr,
  157. MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
  158. MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
  159. MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
  160. MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
  161. MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
  162. MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
  163. /* enable gpmi and bch clock gating */
  164. setbits_le32(&mxc_ccm->CCGR4,
  165. MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
  166. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
  167. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
  168. MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
  169. MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
  170. /* enable apbh clock gating */
  171. setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
  172. }
  173. static void setup_iomux_enet(void)
  174. {
  175. gpio_direction_output(IMX_GPIO_NR(3, 23), 0);
  176. gpio_direction_output(IMX_GPIO_NR(6, 30), 1);
  177. gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
  178. gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
  179. gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
  180. gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
  181. imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
  182. gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
  183. /* Need delay 10ms according to KSZ9021 spec */
  184. udelay(1000 * 10);
  185. gpio_set_value(IMX_GPIO_NR(3, 23), 1);
  186. imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
  187. }
  188. static void setup_iomux_uart(void)
  189. {
  190. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  191. imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
  192. imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
  193. }
  194. #ifdef CONFIG_USB_EHCI_MX6
  195. int board_ehci_hcd_init(int port)
  196. {
  197. return 0;
  198. }
  199. #endif
  200. #ifdef CONFIG_FSL_ESDHC
  201. struct fsl_esdhc_cfg usdhc_cfg[1] = {
  202. { USDHC3_BASE_ADDR },
  203. };
  204. int board_mmc_getcd(struct mmc *mmc)
  205. {
  206. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  207. if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
  208. gpio_direction_input(IMX_GPIO_NR(7, 0));
  209. return !gpio_get_value(IMX_GPIO_NR(7, 0));
  210. }
  211. return 0;
  212. }
  213. int board_mmc_init(bd_t *bis)
  214. {
  215. /*
  216. * Only one USDHC controller on titianium
  217. */
  218. imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  219. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  220. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  221. }
  222. #endif
  223. int board_phy_config(struct phy_device *phydev)
  224. {
  225. /* min rx data delay */
  226. ksz9021_phy_extended_write(phydev,
  227. MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0x0);
  228. /* min tx data delay */
  229. ksz9021_phy_extended_write(phydev,
  230. MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0x0);
  231. /* max rx/tx clock delay, min rx/tx control */
  232. ksz9021_phy_extended_write(phydev,
  233. MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0xf0f0);
  234. if (phydev->drv->config)
  235. phydev->drv->config(phydev);
  236. return 0;
  237. }
  238. int board_eth_init(bd_t *bis)
  239. {
  240. int ret;
  241. setup_iomux_enet();
  242. ret = cpu_eth_init(bis);
  243. if (ret)
  244. printf("FEC MXC: %s:failed\n", __func__);
  245. return 0;
  246. }
  247. int board_early_init_f(void)
  248. {
  249. setup_iomux_uart();
  250. return 0;
  251. }
  252. int board_init(void)
  253. {
  254. /* address of boot parameters */
  255. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  256. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
  257. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
  258. setup_gpmi_nand();
  259. return 0;
  260. }
  261. int checkboard(void)
  262. {
  263. puts("Board: Titanium\n");
  264. return 0;
  265. }
  266. #ifdef CONFIG_CMD_BMODE
  267. static const struct boot_mode board_boot_modes[] = {
  268. /* NAND */
  269. { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
  270. /* 4 bit bus width */
  271. { "mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00) },
  272. { "mmc1", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00) },
  273. { NULL, 0 },
  274. };
  275. #endif
  276. int misc_init_r(void)
  277. {
  278. #ifdef CONFIG_CMD_BMODE
  279. add_board_boot_modes(board_boot_modes);
  280. #endif
  281. return 0;
  282. }