m53evk.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * DENX M53 module
  3. *
  4. * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/imx-regs.h>
  27. #include <asm/arch/sys_proto.h>
  28. #include <asm/arch/crm_regs.h>
  29. #include <asm/arch/clock.h>
  30. #include <asm/arch/iomux-mx53.h>
  31. #include <asm/arch/spl.h>
  32. #include <asm/errno.h>
  33. #include <netdev.h>
  34. #include <i2c.h>
  35. #include <mmc.h>
  36. #include <spl.h>
  37. #include <fsl_esdhc.h>
  38. #include <asm/gpio.h>
  39. #include <usb/ehci-fsl.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. int dram_init(void)
  42. {
  43. u32 size1, size2;
  44. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  45. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  46. gd->ram_size = size1 + size2;
  47. return 0;
  48. }
  49. void dram_init_banksize(void)
  50. {
  51. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  52. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  53. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  54. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  55. }
  56. static void setup_iomux_uart(void)
  57. {
  58. static const iomux_v3_cfg_t uart_pads[] = {
  59. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX,
  60. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX,
  61. };
  62. imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
  63. }
  64. #ifdef CONFIG_USB_EHCI_MX5
  65. int board_ehci_hcd_init(int port)
  66. {
  67. if (port == 0) {
  68. /* USB OTG PWRON */
  69. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_4__GPIO1_4,
  70. PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
  71. gpio_direction_output(IMX_GPIO_NR(1, 4), 0);
  72. /* USB OTG Over Current */
  73. imx_iomux_v3_setup_pad(MX53_PAD_GPIO_18__GPIO7_13);
  74. } else if (port == 1) {
  75. /* USB Host PWRON */
  76. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_2__GPIO1_2,
  77. PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
  78. gpio_direction_output(IMX_GPIO_NR(1, 2), 0);
  79. /* USB Host Over Current */
  80. imx_iomux_v3_setup_pad(MX53_PAD_GPIO_3__USBOH3_USBH1_OC);
  81. }
  82. return 0;
  83. }
  84. #endif
  85. static void setup_iomux_fec(void)
  86. {
  87. static const iomux_v3_cfg_t fec_pads[] = {
  88. /* MDIO pads */
  89. NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
  90. PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
  91. NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
  92. /* FEC 0 pads */
  93. NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
  94. PAD_CTL_HYS | PAD_CTL_PKE),
  95. NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
  96. PAD_CTL_HYS | PAD_CTL_PKE),
  97. NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
  98. PAD_CTL_HYS | PAD_CTL_PKE),
  99. NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
  100. NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
  101. PAD_CTL_HYS | PAD_CTL_PKE),
  102. NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
  103. PAD_CTL_HYS | PAD_CTL_PKE),
  104. NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
  105. NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
  106. /* FEC 1 pads */
  107. NEW_PAD_CTRL(MX53_PAD_KEY_COL0__FEC_RDATA_3,
  108. PAD_CTL_HYS | PAD_CTL_PKE),
  109. NEW_PAD_CTRL(MX53_PAD_KEY_ROW0__FEC_TX_ER,
  110. PAD_CTL_HYS | PAD_CTL_PKE),
  111. NEW_PAD_CTRL(MX53_PAD_KEY_COL1__FEC_RX_CLK,
  112. PAD_CTL_HYS | PAD_CTL_PKE),
  113. NEW_PAD_CTRL(MX53_PAD_KEY_ROW1__FEC_COL,
  114. PAD_CTL_HYS | PAD_CTL_PKE),
  115. NEW_PAD_CTRL(MX53_PAD_KEY_COL2__FEC_RDATA_2,
  116. PAD_CTL_HYS | PAD_CTL_PKE),
  117. NEW_PAD_CTRL(MX53_PAD_KEY_ROW2__FEC_TDATA_2, PAD_CTL_DSE_HIGH),
  118. NEW_PAD_CTRL(MX53_PAD_KEY_COL3__FEC_CRS,
  119. PAD_CTL_HYS | PAD_CTL_PKE),
  120. NEW_PAD_CTRL(MX53_PAD_GPIO_19__FEC_TDATA_3, PAD_CTL_DSE_HIGH),
  121. };
  122. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  123. }
  124. #ifdef CONFIG_FSL_ESDHC
  125. struct fsl_esdhc_cfg esdhc_cfg = {
  126. MMC_SDHC1_BASE_ADDR,
  127. };
  128. int board_mmc_getcd(struct mmc *mmc)
  129. {
  130. imx_iomux_v3_setup_pad(MX53_PAD_GPIO_1__GPIO1_1);
  131. gpio_direction_input(IMX_GPIO_NR(1, 1));
  132. return !gpio_get_value(IMX_GPIO_NR(1, 1));
  133. }
  134. #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  135. PAD_CTL_PUS_100K_UP)
  136. #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
  137. PAD_CTL_DSE_HIGH)
  138. int board_mmc_init(bd_t *bis)
  139. {
  140. static const iomux_v3_cfg_t sd1_pads[] = {
  141. NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
  142. NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
  143. NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
  144. NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
  145. NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
  146. NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
  147. MX53_PAD_EIM_DA13__GPIO3_13,
  148. MX53_PAD_EIM_EB3__GPIO2_31, /* SD power */
  149. };
  150. esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  151. imx_iomux_v3_setup_multiple_pads(sd1_pads, ARRAY_SIZE(sd1_pads));
  152. /* GPIO 2_31 is SD power */
  153. gpio_direction_output(IMX_GPIO_NR(2, 31), 0);
  154. return fsl_esdhc_initialize(bis, &esdhc_cfg);
  155. }
  156. #endif
  157. #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
  158. PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
  159. static void setup_iomux_i2c(void)
  160. {
  161. static const iomux_v3_cfg_t i2c_pads[] = {
  162. NEW_PAD_CTRL(MX53_PAD_EIM_D16__I2C2_SDA, I2C_PAD_CTRL),
  163. NEW_PAD_CTRL(MX53_PAD_EIM_EB2__I2C2_SCL, I2C_PAD_CTRL),
  164. };
  165. imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
  166. }
  167. static void setup_iomux_nand(void)
  168. {
  169. static const iomux_v3_cfg_t nand_pads[] = {
  170. NEW_PAD_CTRL(MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B,
  171. PAD_CTL_DSE_HIGH),
  172. NEW_PAD_CTRL(MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B,
  173. PAD_CTL_DSE_HIGH),
  174. NEW_PAD_CTRL(MX53_PAD_NANDF_CLE__EMI_NANDF_CLE,
  175. PAD_CTL_DSE_HIGH),
  176. NEW_PAD_CTRL(MX53_PAD_NANDF_ALE__EMI_NANDF_ALE,
  177. PAD_CTL_DSE_HIGH),
  178. NEW_PAD_CTRL(MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B,
  179. PAD_CTL_PUS_100K_UP),
  180. NEW_PAD_CTRL(MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0,
  181. PAD_CTL_PUS_100K_UP),
  182. NEW_PAD_CTRL(MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0,
  183. PAD_CTL_DSE_HIGH),
  184. NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__EMI_NANDF_D_0,
  185. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  186. NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__EMI_NANDF_D_1,
  187. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  188. NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__EMI_NANDF_D_2,
  189. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  190. NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__EMI_NANDF_D_3,
  191. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  192. NEW_PAD_CTRL(MX53_PAD_PATA_DATA4__EMI_NANDF_D_4,
  193. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  194. NEW_PAD_CTRL(MX53_PAD_PATA_DATA5__EMI_NANDF_D_5,
  195. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  196. NEW_PAD_CTRL(MX53_PAD_PATA_DATA6__EMI_NANDF_D_6,
  197. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  198. NEW_PAD_CTRL(MX53_PAD_PATA_DATA7__EMI_NANDF_D_7,
  199. PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
  200. };
  201. imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
  202. }
  203. static void m53_set_clock(void)
  204. {
  205. int ret;
  206. const uint32_t ref_clk = MXC_HCLK;
  207. const uint32_t dramclk = 400;
  208. uint32_t cpuclk;
  209. imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_10__GPIO4_0,
  210. PAD_CTL_DSE_HIGH | PAD_CTL_PKE));
  211. gpio_direction_input(IMX_GPIO_NR(4, 0));
  212. /* GPIO10 selects modules' CPU speed, 1 = 1200MHz ; 0 = 800MHz */
  213. cpuclk = gpio_get_value(IMX_GPIO_NR(4, 0)) ? 1200 : 800;
  214. ret = mxc_set_clock(ref_clk, cpuclk, MXC_ARM_CLK);
  215. if (ret)
  216. printf("CPU: Switch CPU clock to %dMHz failed\n", cpuclk);
  217. ret = mxc_set_clock(ref_clk, dramclk, MXC_PERIPH_CLK);
  218. if (ret) {
  219. printf("CPU: Switch peripheral clock to %dMHz failed\n",
  220. dramclk);
  221. }
  222. ret = mxc_set_clock(ref_clk, dramclk, MXC_DDR_CLK);
  223. if (ret)
  224. printf("CPU: Switch DDR clock to %dMHz failed\n", dramclk);
  225. }
  226. static void m53_set_nand(void)
  227. {
  228. u32 i;
  229. /* NAND flash is muxed on ATA pins */
  230. setbits_le32(M4IF_BASE_ADDR + 0xc, M4IF_GENP_WEIM_MM_MASK);
  231. /* Wait for Grant/Ack sequence (see EIM_CSnGCR2:MUX16_BYP_GRANT) */
  232. for (i = 0x4; i < 0x94; i += 0x18) {
  233. clrbits_le32(WEIM_BASE_ADDR + i,
  234. WEIM_GCR2_MUX16_BYP_GRANT_MASK);
  235. }
  236. mxc_set_clock(0, 33, MXC_NFC_CLK);
  237. enable_nfc_clk(1);
  238. }
  239. int board_early_init_f(void)
  240. {
  241. setup_iomux_uart();
  242. setup_iomux_fec();
  243. setup_iomux_i2c();
  244. setup_iomux_nand();
  245. m53_set_clock();
  246. mxc_set_sata_internal_clock();
  247. /* NAND clock @ 33MHz */
  248. m53_set_nand();
  249. return 0;
  250. }
  251. int board_init(void)
  252. {
  253. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  254. return 0;
  255. }
  256. int checkboard(void)
  257. {
  258. puts("Board: DENX M53EVK\n");
  259. return 0;
  260. }
  261. /*
  262. * NAND SPL
  263. */
  264. #ifdef CONFIG_SPL_BUILD
  265. void spl_board_init(void)
  266. {
  267. setup_iomux_nand();
  268. m53_set_clock();
  269. m53_set_nand();
  270. }
  271. u32 spl_boot_device(void)
  272. {
  273. return BOOT_DEVICE_NAND;
  274. }
  275. #endif