at91sam9x5ek.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * Copyright (C) 2012 Atmel Corporation
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/at91sam9x5_matrix.h>
  25. #include <asm/arch/at91sam9_smc.h>
  26. #include <asm/arch/at91_common.h>
  27. #include <asm/arch/at91_pmc.h>
  28. #include <asm/arch/at91_rstc.h>
  29. #include <asm/arch/gpio.h>
  30. #include <asm/arch/clk.h>
  31. #include <lcd.h>
  32. #include <atmel_hlcdc.h>
  33. #include <atmel_mci.h>
  34. #ifdef CONFIG_MACB
  35. #include <net.h>
  36. #endif
  37. #include <netdev.h>
  38. #ifdef CONFIG_LCD_INFO
  39. #include <nand.h>
  40. #include <version.h>
  41. #endif
  42. #ifdef CONFIG_ATMEL_SPI
  43. #include <spi.h>
  44. #endif
  45. DECLARE_GLOBAL_DATA_PTR;
  46. /* ------------------------------------------------------------------------- */
  47. /*
  48. * Miscelaneous platform dependent initialisations
  49. */
  50. #ifdef CONFIG_CMD_NAND
  51. static void at91sam9x5ek_nand_hw_init(void)
  52. {
  53. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  54. struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
  55. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  56. unsigned long csa;
  57. /* Enable CS3 */
  58. csa = readl(&matrix->ebicsa);
  59. csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
  60. /* NAND flash on D16 */
  61. csa |= AT91_MATRIX_NFD0_ON_D16;
  62. /* Configure IO drive */
  63. csa &= ~AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
  64. writel(csa, &matrix->ebicsa);
  65. /* Configure SMC CS3 for NAND/SmartMedia */
  66. writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
  67. AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
  68. &smc->cs[3].setup);
  69. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
  70. AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(6),
  71. &smc->cs[3].pulse);
  72. writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(6),
  73. &smc->cs[3].cycle);
  74. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  75. AT91_SMC_MODE_EXNW_DISABLE |
  76. #ifdef CONFIG_SYS_NAND_DBW_16
  77. AT91_SMC_MODE_DBW_16 |
  78. #else /* CONFIG_SYS_NAND_DBW_8 */
  79. AT91_SMC_MODE_DBW_8 |
  80. #endif
  81. AT91_SMC_MODE_TDF_CYCLE(1),
  82. &smc->cs[3].mode);
  83. writel(1 << ATMEL_ID_PIOCD, &pmc->pcer);
  84. /* Configure RDY/BSY */
  85. at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  86. /* Enable NandFlash */
  87. at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  88. at91_set_a_periph(AT91_PIO_PORTD, 0, 1); /* NAND OE */
  89. at91_set_a_periph(AT91_PIO_PORTD, 1, 1); /* NAND WE */
  90. at91_set_a_periph(AT91_PIO_PORTD, 2, 1); /* NAND ALE */
  91. at91_set_a_periph(AT91_PIO_PORTD, 3, 1); /* NAND CLE */
  92. at91_set_a_periph(AT91_PIO_PORTD, 6, 1);
  93. at91_set_a_periph(AT91_PIO_PORTD, 7, 1);
  94. at91_set_a_periph(AT91_PIO_PORTD, 8, 1);
  95. at91_set_a_periph(AT91_PIO_PORTD, 9, 1);
  96. at91_set_a_periph(AT91_PIO_PORTD, 10, 1);
  97. at91_set_a_periph(AT91_PIO_PORTD, 11, 1);
  98. at91_set_a_periph(AT91_PIO_PORTD, 12, 1);
  99. at91_set_a_periph(AT91_PIO_PORTD, 13, 1);
  100. }
  101. #endif
  102. int board_eth_init(bd_t *bis)
  103. {
  104. int rc = 0;
  105. #ifdef CONFIG_MACB
  106. if (has_emac0())
  107. rc = macb_eth_initialize(0,
  108. (void *)ATMEL_BASE_EMAC0, 0x00);
  109. if (has_emac1())
  110. rc = macb_eth_initialize(1,
  111. (void *)ATMEL_BASE_EMAC1, 0x00);
  112. #endif
  113. return rc;
  114. }
  115. #ifdef CONFIG_LCD
  116. vidinfo_t panel_info = {
  117. .vl_col = 800,
  118. .vl_row = 480,
  119. .vl_clk = 24000000,
  120. .vl_sync = LCDC_LCDCFG5_HSPOL | LCDC_LCDCFG5_VSPOL,
  121. .vl_bpix = LCD_BPP,
  122. .vl_tft = 1,
  123. .vl_clk_pol = 1,
  124. .vl_hsync_len = 128,
  125. .vl_left_margin = 64,
  126. .vl_right_margin = 64,
  127. .vl_vsync_len = 2,
  128. .vl_upper_margin = 22,
  129. .vl_lower_margin = 21,
  130. .mmio = ATMEL_BASE_LCDC,
  131. };
  132. void lcd_enable(void)
  133. {
  134. if (has_lcdc())
  135. at91_set_a_periph(AT91_PIO_PORTC, 29, 1); /* power up */
  136. }
  137. void lcd_disable(void)
  138. {
  139. if (has_lcdc())
  140. at91_set_a_periph(AT91_PIO_PORTC, 29, 0); /* power down */
  141. }
  142. static void at91sam9x5ek_lcd_hw_init(void)
  143. {
  144. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  145. if (has_lcdc()) {
  146. at91_set_a_periph(AT91_PIO_PORTC, 26, 0); /* LCDPWM */
  147. at91_set_a_periph(AT91_PIO_PORTC, 27, 0); /* LCDVSYNC */
  148. at91_set_a_periph(AT91_PIO_PORTC, 28, 0); /* LCDHSYNC */
  149. at91_set_a_periph(AT91_PIO_PORTC, 24, 0); /* LCDDISP */
  150. at91_set_a_periph(AT91_PIO_PORTC, 29, 0); /* LCDDEN */
  151. at91_set_a_periph(AT91_PIO_PORTC, 30, 0); /* LCDPCK */
  152. at91_set_a_periph(AT91_PIO_PORTC, 0, 0); /* LCDD0 */
  153. at91_set_a_periph(AT91_PIO_PORTC, 1, 0); /* LCDD1 */
  154. at91_set_a_periph(AT91_PIO_PORTC, 2, 0); /* LCDD2 */
  155. at91_set_a_periph(AT91_PIO_PORTC, 3, 0); /* LCDD3 */
  156. at91_set_a_periph(AT91_PIO_PORTC, 4, 0); /* LCDD4 */
  157. at91_set_a_periph(AT91_PIO_PORTC, 5, 0); /* LCDD5 */
  158. at91_set_a_periph(AT91_PIO_PORTC, 6, 0); /* LCDD6 */
  159. at91_set_a_periph(AT91_PIO_PORTC, 7, 0); /* LCDD7 */
  160. at91_set_a_periph(AT91_PIO_PORTC, 8, 0); /* LCDD8 */
  161. at91_set_a_periph(AT91_PIO_PORTC, 9, 0); /* LCDD9 */
  162. at91_set_a_periph(AT91_PIO_PORTC, 10, 0); /* LCDD10 */
  163. at91_set_a_periph(AT91_PIO_PORTC, 11, 0); /* LCDD11 */
  164. at91_set_a_periph(AT91_PIO_PORTC, 12, 0); /* LCDD12 */
  165. at91_set_a_periph(AT91_PIO_PORTC, 13, 0); /* LCDD13 */
  166. at91_set_a_periph(AT91_PIO_PORTC, 14, 0); /* LCDD14 */
  167. at91_set_a_periph(AT91_PIO_PORTC, 15, 0); /* LCDD15 */
  168. at91_set_a_periph(AT91_PIO_PORTC, 16, 0); /* LCDD16 */
  169. at91_set_a_periph(AT91_PIO_PORTC, 17, 0); /* LCDD17 */
  170. at91_set_a_periph(AT91_PIO_PORTC, 18, 0); /* LCDD18 */
  171. at91_set_a_periph(AT91_PIO_PORTC, 19, 0); /* LCDD19 */
  172. at91_set_a_periph(AT91_PIO_PORTC, 20, 0); /* LCDD20 */
  173. at91_set_a_periph(AT91_PIO_PORTC, 21, 0); /* LCDD21 */
  174. at91_set_a_periph(AT91_PIO_PORTC, 22, 0); /* LCDD22 */
  175. at91_set_a_periph(AT91_PIO_PORTC, 23, 0); /* LCDD23 */
  176. writel(1 << ATMEL_ID_LCDC, &pmc->pcer);
  177. }
  178. }
  179. #ifdef CONFIG_LCD_INFO
  180. void lcd_show_board_info(void)
  181. {
  182. ulong dram_size, nand_size;
  183. int i;
  184. char temp[32];
  185. if (has_lcdc()) {
  186. lcd_printf("%s\n", U_BOOT_VERSION);
  187. lcd_printf("(C) 2012 ATMEL Corp\n");
  188. lcd_printf("at91support@atmel.com\n");
  189. lcd_printf("%s CPU at %s MHz\n",
  190. get_cpu_name(),
  191. strmhz(temp, get_cpu_clk_rate()));
  192. dram_size = 0;
  193. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  194. dram_size += gd->bd->bi_dram[i].size;
  195. nand_size = 0;
  196. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  197. nand_size += nand_info[i].size;
  198. lcd_printf(" %ld MB SDRAM, %ld MB NAND\n",
  199. dram_size >> 20,
  200. nand_size >> 20);
  201. }
  202. }
  203. #endif /* CONFIG_LCD_INFO */
  204. #endif /* CONFIG_LCD */
  205. /* SPI chip select control */
  206. #ifdef CONFIG_ATMEL_SPI
  207. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  208. {
  209. return bus == 0 && cs < 2;
  210. }
  211. void spi_cs_activate(struct spi_slave *slave)
  212. {
  213. switch (slave->cs) {
  214. case 1:
  215. at91_set_pio_output(AT91_PIO_PORTA, 7, 0);
  216. break;
  217. case 0:
  218. default:
  219. at91_set_pio_output(AT91_PIO_PORTA, 14, 0);
  220. break;
  221. }
  222. }
  223. void spi_cs_deactivate(struct spi_slave *slave)
  224. {
  225. switch (slave->cs) {
  226. case 1:
  227. at91_set_pio_output(AT91_PIO_PORTA, 7, 1);
  228. break;
  229. case 0:
  230. default:
  231. at91_set_pio_output(AT91_PIO_PORTA, 14, 1);
  232. break;
  233. }
  234. }
  235. #endif /* CONFIG_ATMEL_SPI */
  236. #ifdef CONFIG_GENERIC_ATMEL_MCI
  237. int board_mmc_init(bd_t *bd)
  238. {
  239. at91_mci_hw_init();
  240. return atmel_mci_init((void *)ATMEL_BASE_HSMCI0);
  241. }
  242. #endif
  243. int board_early_init_f(void)
  244. {
  245. at91_seriald_hw_init();
  246. return 0;
  247. }
  248. int board_init(void)
  249. {
  250. /* arch number of AT91SAM9X5EK-Board */
  251. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9X5EK;
  252. /* adress of boot parameters */
  253. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  254. #ifdef CONFIG_CMD_NAND
  255. at91sam9x5ek_nand_hw_init();
  256. #endif
  257. #ifdef CONFIG_ATMEL_SPI
  258. at91_spi0_hw_init(1 << 0);
  259. at91_spi0_hw_init(1 << 4);
  260. #endif
  261. #ifdef CONFIG_MACB
  262. at91_macb_hw_init();
  263. #endif
  264. #if defined(CONFIG_USB_OHCI_NEW) || defined(CONFIG_USB_EHCI)
  265. at91_uhp_hw_init();
  266. #endif
  267. #ifdef CONFIG_LCD
  268. at91sam9x5ek_lcd_hw_init();
  269. #endif
  270. return 0;
  271. }
  272. int dram_init(void)
  273. {
  274. gd->ram_size = get_ram_size((void *) CONFIG_SYS_SDRAM_BASE,
  275. CONFIG_SYS_SDRAM_SIZE);
  276. return 0;
  277. }