at91sam9261ek.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian@popies.net>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/at91sam9261.h>
  27. #include <asm/arch/at91sam9261_matrix.h>
  28. #include <asm/arch/at91sam9_smc.h>
  29. #include <asm/arch/at91_common.h>
  30. #include <asm/arch/at91_pmc.h>
  31. #include <asm/arch/at91_rstc.h>
  32. #include <asm/arch/clk.h>
  33. #include <asm/arch/gpio.h>
  34. #include <lcd.h>
  35. #include <atmel_lcdc.h>
  36. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
  37. #include <net.h>
  38. #include <netdev.h>
  39. #endif
  40. DECLARE_GLOBAL_DATA_PTR;
  41. /* ------------------------------------------------------------------------- */
  42. /*
  43. * Miscelaneous platform dependent initialisations
  44. */
  45. #ifdef CONFIG_CMD_NAND
  46. static void at91sam9261ek_nand_hw_init(void)
  47. {
  48. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  49. struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
  50. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  51. unsigned long csa;
  52. /* Enable CS3 */
  53. csa = readl(&matrix->ebicsa);
  54. csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
  55. writel(csa, &matrix->ebicsa);
  56. /* Configure SMC CS3 for NAND/SmartMedia */
  57. #ifdef CONFIG_AT91SAM9G10EK
  58. writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
  59. AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
  60. &smc->cs[3].setup);
  61. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(7) |
  62. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(7),
  63. &smc->cs[3].pulse);
  64. writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
  65. &smc->cs[3].cycle);
  66. #else
  67. writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
  68. AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
  69. &smc->cs[3].setup);
  70. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
  71. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
  72. &smc->cs[3].pulse);
  73. writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
  74. &smc->cs[3].cycle);
  75. #endif
  76. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  77. AT91_SMC_MODE_EXNW_DISABLE |
  78. #ifdef CONFIG_SYS_NAND_DBW_16
  79. AT91_SMC_MODE_DBW_16 |
  80. #else /* CONFIG_SYS_NAND_DBW_8 */
  81. AT91_SMC_MODE_DBW_8 |
  82. #endif
  83. AT91_SMC_MODE_TDF_CYCLE(2),
  84. &smc->cs[3].mode);
  85. writel(1 << ATMEL_ID_PIOC, &pmc->pcer);
  86. /* Configure RDY/BSY */
  87. at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  88. /* Enable NandFlash */
  89. at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  90. at91_set_A_periph(AT91_PIN_PC0, 0); /* NANDOE */
  91. at91_set_A_periph(AT91_PIN_PC1, 0); /* NANDWE */
  92. }
  93. #endif
  94. #ifdef CONFIG_DRIVER_DM9000
  95. static void at91sam9261ek_dm9000_hw_init(void)
  96. {
  97. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  98. /* Configure SMC CS2 for DM9000 */
  99. #ifdef CONFIG_AT91SAM9G10EK
  100. writel(AT91_SMC_SETUP_NWE(3) | AT91_SMC_SETUP_NCS_WR(0) |
  101. AT91_SMC_SETUP_NRD(3) | AT91_SMC_SETUP_NCS_RD(0),
  102. &smc->cs[2].setup);
  103. writel(AT91_SMC_PULSE_NWE(6) | AT91_SMC_PULSE_NCS_WR(8) |
  104. AT91_SMC_PULSE_NRD(6) | AT91_SMC_PULSE_NCS_RD(8),
  105. &smc->cs[2].pulse);
  106. writel(AT91_SMC_CYCLE_NWE(20) | AT91_SMC_CYCLE_NRD(20),
  107. &smc->cs[2].cycle);
  108. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  109. AT91_SMC_MODE_EXNW_DISABLE |
  110. AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
  111. AT91_SMC_MODE_TDF_CYCLE(1),
  112. &smc->cs[2].mode);
  113. #else
  114. writel(AT91_SMC_SETUP_NWE(3) | AT91_SMC_SETUP_NCS_WR(0) |
  115. AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
  116. &smc->cs[2].setup);
  117. writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(8) |
  118. AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(8),
  119. &smc->cs[2].pulse);
  120. writel(AT91_SMC_CYCLE_NWE(16) | AT91_SMC_CYCLE_NRD(16),
  121. &smc->cs[2].cycle);
  122. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  123. AT91_SMC_MODE_EXNW_DISABLE |
  124. AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
  125. AT91_SMC_MODE_TDF_CYCLE(1),
  126. &smc->cs[2].mode);
  127. #endif
  128. /* Configure Reset signal as output */
  129. at91_set_gpio_output(AT91_PIN_PC10, 0);
  130. /* Configure Interrupt pin as input, no pull-up */
  131. at91_set_gpio_input(AT91_PIN_PC11, 0);
  132. }
  133. #endif
  134. #ifdef CONFIG_LCD
  135. vidinfo_t panel_info = {
  136. vl_col: 240,
  137. vl_row: 320,
  138. vl_clk: 4965000,
  139. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  140. ATMEL_LCDC_INVFRAME_INVERTED,
  141. vl_bpix: 3,
  142. vl_tft: 1,
  143. vl_hsync_len: 5,
  144. vl_left_margin: 1,
  145. vl_right_margin:33,
  146. vl_vsync_len: 1,
  147. vl_upper_margin:1,
  148. vl_lower_margin:0,
  149. mmio: ATMEL_BASE_LCDC,
  150. };
  151. void lcd_enable(void)
  152. {
  153. at91_set_gpio_value(AT91_PIN_PA12, 0); /* power up */
  154. }
  155. void lcd_disable(void)
  156. {
  157. at91_set_gpio_value(AT91_PIN_PA12, 1); /* power down */
  158. }
  159. static void at91sam9261ek_lcd_hw_init(void)
  160. {
  161. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  162. at91_set_A_periph(AT91_PIN_PB1, 0); /* LCDHSYNC */
  163. at91_set_A_periph(AT91_PIN_PB2, 0); /* LCDDOTCK */
  164. at91_set_A_periph(AT91_PIN_PB3, 0); /* LCDDEN */
  165. at91_set_A_periph(AT91_PIN_PB4, 0); /* LCDCC */
  166. at91_set_A_periph(AT91_PIN_PB7, 0); /* LCDD2 */
  167. at91_set_A_periph(AT91_PIN_PB8, 0); /* LCDD3 */
  168. at91_set_A_periph(AT91_PIN_PB9, 0); /* LCDD4 */
  169. at91_set_A_periph(AT91_PIN_PB10, 0); /* LCDD5 */
  170. at91_set_A_periph(AT91_PIN_PB11, 0); /* LCDD6 */
  171. at91_set_A_periph(AT91_PIN_PB12, 0); /* LCDD7 */
  172. at91_set_A_periph(AT91_PIN_PB15, 0); /* LCDD10 */
  173. at91_set_A_periph(AT91_PIN_PB16, 0); /* LCDD11 */
  174. at91_set_A_periph(AT91_PIN_PB17, 0); /* LCDD12 */
  175. at91_set_A_periph(AT91_PIN_PB18, 0); /* LCDD13 */
  176. at91_set_A_periph(AT91_PIN_PB19, 0); /* LCDD14 */
  177. at91_set_A_periph(AT91_PIN_PB20, 0); /* LCDD15 */
  178. at91_set_B_periph(AT91_PIN_PB23, 0); /* LCDD18 */
  179. at91_set_B_periph(AT91_PIN_PB24, 0); /* LCDD19 */
  180. at91_set_B_periph(AT91_PIN_PB25, 0); /* LCDD20 */
  181. at91_set_B_periph(AT91_PIN_PB26, 0); /* LCDD21 */
  182. at91_set_B_periph(AT91_PIN_PB27, 0); /* LCDD22 */
  183. at91_set_B_periph(AT91_PIN_PB28, 0); /* LCDD23 */
  184. writel(AT91_PMC_HCK1, &pmc->scer);
  185. /* For 9G10EK, let U-Boot allocate the framebuffer in SDRAM */
  186. #ifdef CONFIG_AT91SAM9261EK
  187. gd->fb_base = ATMEL_BASE_SRAM;
  188. #endif
  189. }
  190. #ifdef CONFIG_LCD_INFO
  191. #include <nand.h>
  192. #include <version.h>
  193. void lcd_show_board_info(void)
  194. {
  195. ulong dram_size, nand_size;
  196. int i;
  197. char temp[32];
  198. lcd_printf ("%s\n", U_BOOT_VERSION);
  199. lcd_printf ("(C) 2008 ATMEL Corp\n");
  200. lcd_printf ("at91support@atmel.com\n");
  201. lcd_printf ("%s CPU at %s MHz\n",
  202. ATMEL_CPU_NAME,
  203. strmhz(temp, get_cpu_clk_rate()));
  204. dram_size = 0;
  205. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  206. dram_size += gd->bd->bi_dram[i].size;
  207. nand_size = 0;
  208. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  209. nand_size += nand_info[i].size;
  210. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  211. dram_size >> 20,
  212. nand_size >> 20 );
  213. }
  214. #endif /* CONFIG_LCD_INFO */
  215. #endif
  216. int board_init(void)
  217. {
  218. #ifdef CONFIG_AT91SAM9G10EK
  219. /* arch number of AT91SAM9G10EK-Board */
  220. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9G10EK;
  221. #else
  222. /* arch number of AT91SAM9261EK-Board */
  223. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9261EK;
  224. #endif
  225. /* adress of boot parameters */
  226. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  227. at91_seriald_hw_init();
  228. #ifdef CONFIG_CMD_NAND
  229. at91sam9261ek_nand_hw_init();
  230. #endif
  231. #ifdef CONFIG_HAS_DATAFLASH
  232. at91_spi0_hw_init(1 << 0);
  233. #endif
  234. #ifdef CONFIG_DRIVER_DM9000
  235. at91sam9261ek_dm9000_hw_init();
  236. #endif
  237. #ifdef CONFIG_LCD
  238. at91sam9261ek_lcd_hw_init();
  239. #endif
  240. return 0;
  241. }
  242. #ifdef CONFIG_DRIVER_DM9000
  243. int board_eth_init(bd_t *bis)
  244. {
  245. return dm9000_initialize(bis);
  246. }
  247. #endif
  248. int dram_init(void)
  249. {
  250. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  251. CONFIG_SYS_SDRAM_SIZE);
  252. return 0;
  253. }
  254. #ifdef CONFIG_RESET_PHY_R
  255. void reset_phy(void)
  256. {
  257. #ifdef CONFIG_DRIVER_DM9000
  258. /*
  259. * Initialize ethernet HW addr prior to starting Linux,
  260. * needed for nfsroot
  261. */
  262. eth_init(gd->bd);
  263. #endif
  264. }
  265. #endif