mpc8308_p1m.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
  4. *
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /*
  27. * High Level Configuration Options
  28. */
  29. #define CONFIG_E300 1 /* E300 family */
  30. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  31. #define CONFIG_MPC830x 1 /* MPC830x family */
  32. #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */
  33. #define CONFIG_MPC8308_P1M 1 /* mpc8308_p1m board specific */
  34. #ifndef CONFIG_SYS_TEXT_BASE
  35. #define CONFIG_SYS_TEXT_BASE 0xFC000000
  36. #endif
  37. /*
  38. * On-board devices
  39. *
  40. * TSECs
  41. */
  42. #define CONFIG_TSEC1
  43. #define CONFIG_TSEC2
  44. /*
  45. * System Clock Setup
  46. */
  47. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  48. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  49. /*
  50. * Hardware Reset Configuration Word
  51. * if CLKIN is 66.66MHz, then
  52. * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
  53. * We choose the A type silicon as default, so the core is 400Mhz.
  54. */
  55. #define CONFIG_SYS_HRCW_LOW (\
  56. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  57. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  58. HRCWL_SVCOD_DIV_2 |\
  59. HRCWL_CSB_TO_CLKIN_4X1 |\
  60. HRCWL_CORE_TO_CSB_3X1)
  61. /*
  62. * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
  63. * in 8308's HRCWH according to the manual, but original Freescale's
  64. * code has them and I've expirienced some problems using the board
  65. * with BDI3000 attached when I've tried to set these bits to zero
  66. * (UART doesn't work after the 'reset run' command).
  67. */
  68. #define CONFIG_SYS_HRCW_HIGH (\
  69. HRCWH_PCI_HOST |\
  70. HRCWH_PCI1_ARBITER_ENABLE |\
  71. HRCWH_CORE_ENABLE |\
  72. HRCWH_FROM_0X00000100 |\
  73. HRCWH_BOOTSEQ_DISABLE |\
  74. HRCWH_SW_WATCHDOG_DISABLE |\
  75. HRCWH_ROM_LOC_LOCAL_16BIT |\
  76. HRCWH_RL_EXT_LEGACY |\
  77. HRCWH_TSEC1M_IN_MII |\
  78. HRCWH_TSEC2M_IN_MII |\
  79. HRCWH_BIG_ENDIAN)
  80. /*
  81. * System IO Config
  82. */
  83. #define CONFIG_SYS_SICRH (\
  84. SICRH_ESDHC_A_GPIO |\
  85. SICRH_ESDHC_B_GPIO |\
  86. SICRH_ESDHC_C_GTM |\
  87. SICRH_GPIO_A_TSEC2 |\
  88. SICRH_GPIO_B_TSEC2_TX_CLK |\
  89. SICRH_IEEE1588_A_GPIO |\
  90. SICRH_USB |\
  91. SICRH_GTM_GPIO |\
  92. SICRH_IEEE1588_B_GPIO |\
  93. SICRH_ETSEC2_CRS |\
  94. SICRH_GPIOSEL_1 |\
  95. SICRH_TMROBI_V3P3 |\
  96. SICRH_TSOBI1_V3P3 |\
  97. SICRH_TSOBI2_V3P3) /* 0xf577d100 */
  98. #define CONFIG_SYS_SICRL (\
  99. SICRL_SPI_PF0 |\
  100. SICRL_UART_PF0 |\
  101. SICRL_IRQ_PF0 |\
  102. SICRL_I2C2_PF0 |\
  103. SICRL_ETSEC1_TX_CLK) /* 0x00000000 */
  104. #define CONFIG_SYS_GPIO1_PRELIM
  105. /* GPIO Default input/output settings */
  106. #define CONFIG_SYS_GPIO1_DIR 0x7AAF8C00
  107. /*
  108. * Default GPIO values:
  109. * LED#1 enabled; WLAN enabled; Both COM LED on (orange)
  110. */
  111. #define CONFIG_SYS_GPIO1_DAT 0x08008C00
  112. /*
  113. * IMMR new address
  114. */
  115. #define CONFIG_SYS_IMMR 0xE0000000
  116. /*
  117. * SERDES
  118. */
  119. #define CONFIG_FSL_SERDES
  120. #define CONFIG_FSL_SERDES1 0xe3000
  121. /*
  122. * Arbiter Setup
  123. */
  124. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  125. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  126. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
  127. /*
  128. * DDR Setup
  129. */
  130. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  131. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  132. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  133. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  134. #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
  135. | DDRCDR_PZ_LOZ \
  136. | DDRCDR_NZ_LOZ \
  137. | DDRCDR_ODT \
  138. | DDRCDR_Q_DRN)
  139. /* 0x7b880001 */
  140. /*
  141. * Manually set up DDR parameters
  142. * consist of two chips HY5PS12621BFP-C4 from HYNIX
  143. */
  144. #define CONFIG_SYS_DDR_SIZE 128 /* MB */
  145. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
  146. #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
  147. | CSCONFIG_ODT_RD_NEVER \
  148. | CSCONFIG_ODT_WR_ONLY_CURRENT \
  149. | CSCONFIG_ROW_BIT_13 \
  150. | CSCONFIG_COL_BIT_10)
  151. /* 0x80010102 */
  152. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  153. #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
  154. | (0 << TIMING_CFG0_WRT_SHIFT) \
  155. | (0 << TIMING_CFG0_RRT_SHIFT) \
  156. | (0 << TIMING_CFG0_WWT_SHIFT) \
  157. | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
  158. | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
  159. | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
  160. | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
  161. /* 0x00220802 */
  162. #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
  163. | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
  164. | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
  165. | (5 << TIMING_CFG1_CASLAT_SHIFT) \
  166. | (6 << TIMING_CFG1_REFREC_SHIFT) \
  167. | (2 << TIMING_CFG1_WRREC_SHIFT) \
  168. | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
  169. | (2 << TIMING_CFG1_WRTORD_SHIFT))
  170. /* 0x27256222 */
  171. #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
  172. | (4 << TIMING_CFG2_CPO_SHIFT) \
  173. | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
  174. | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
  175. | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
  176. | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
  177. | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
  178. /* 0x121048c5 */
  179. #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
  180. | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
  181. /* 0x03600100 */
  182. #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
  183. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  184. | SDRAM_CFG_DBW_32)
  185. /* 0x43080000 */
  186. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
  187. #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
  188. | (0x0232 << SDRAM_MODE_SD_SHIFT))
  189. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  190. #define CONFIG_SYS_DDR_MODE2 0x00000000
  191. /*
  192. * Memory test
  193. */
  194. #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
  195. #define CONFIG_SYS_MEMTEST_END 0x07f00000
  196. /*
  197. * The reserved memory
  198. */
  199. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  200. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  201. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  202. /*
  203. * Initial RAM Base Address Setup
  204. */
  205. #define CONFIG_SYS_INIT_RAM_LOCK 1
  206. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  207. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
  208. #define CONFIG_SYS_GBL_DATA_OFFSET \
  209. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  210. /*
  211. * Local Bus Configuration & Clock Setup
  212. */
  213. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  214. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  215. #define CONFIG_SYS_LBC_LBCR 0x00040000
  216. /*
  217. * FLASH on the Local Bus
  218. */
  219. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  220. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  221. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  222. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* FLASH base address */
  223. #define CONFIG_SYS_FLASH_SIZE 64 /* FLASH size is 64M */
  224. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  225. /* Window base at flash base */
  226. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  227. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
  228. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
  229. | BR_PS_16 /* 16 bit port */ \
  230. | BR_MS_GPCM /* MSEL = GPCM */ \
  231. | BR_V) /* valid */
  232. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
  233. | OR_UPM_XAM \
  234. | OR_GPCM_CSNT \
  235. | OR_GPCM_ACS_DIV2 \
  236. | OR_GPCM_XACS \
  237. | OR_GPCM_SCY_4 \
  238. | OR_GPCM_TRLX_SET \
  239. | OR_GPCM_EHTR_SET)
  240. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  241. #define CONFIG_SYS_MAX_FLASH_SECT 512
  242. /* Flash Erase Timeout (ms) */
  243. #define CONFIG_SYS_FLASH_ERASE_TOUT (1000 * 1024)
  244. /* Flash Write Timeout (ms) */
  245. #define CONFIG_SYS_FLASH_WRITE_TOUT (500 * 1024)
  246. /*
  247. * SJA1000 CAN controller on Local Bus
  248. */
  249. #define CONFIG_SYS_SJA1000_BASE 0xFBFF0000
  250. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SJA1000_BASE \
  251. | BR_PS_8 /* 8 bit port size */ \
  252. | BR_MS_GPCM /* MSEL = GPCM */ \
  253. | BR_V) /* valid */
  254. #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
  255. | OR_GPCM_SCY_5 \
  256. | OR_GPCM_EHTR_SET)
  257. /* 0xFFFF8052 */
  258. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_SJA1000_BASE
  259. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  260. /*
  261. * CPLD on Local Bus
  262. */
  263. #define CONFIG_SYS_CPLD_BASE 0xFBFF8000
  264. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_CPLD_BASE \
  265. | BR_PS_8 /* 8 bit port */ \
  266. | BR_MS_GPCM /* MSEL = GPCM */ \
  267. | BR_V) /* valid */
  268. #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB \
  269. | OR_GPCM_SCY_4 \
  270. | OR_GPCM_EHTR_SET)
  271. /* 0xFFFF8042 */
  272. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_CPLD_BASE
  273. #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
  274. /*
  275. * Serial Port
  276. */
  277. #define CONFIG_CONS_INDEX 1
  278. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  279. #define CONFIG_SYS_NS16550
  280. #define CONFIG_SYS_NS16550_SERIAL
  281. #define CONFIG_SYS_NS16550_REG_SIZE 1
  282. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  283. #define CONFIG_SYS_BAUDRATE_TABLE \
  284. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  285. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  286. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  287. /* Use the HUSH parser */
  288. #define CONFIG_SYS_HUSH_PARSER
  289. /* Pass open firmware flat tree */
  290. #define CONFIG_OF_LIBFDT 1
  291. #define CONFIG_OF_BOARD_SETUP 1
  292. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  293. /* I2C */
  294. #define CONFIG_HARD_I2C /* I2C with hardware support */
  295. #define CONFIG_FSL_I2C
  296. #define CONFIG_I2C_MULTI_BUS
  297. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  298. #define CONFIG_SYS_I2C_SLAVE 0x7F
  299. #define CONFIG_SYS_I2C_OFFSET 0x3000
  300. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  301. /*
  302. * General PCI
  303. * Addresses are mapped 1-1.
  304. */
  305. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  306. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
  307. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
  308. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  309. #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
  310. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
  311. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  312. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
  313. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  314. /* enable PCIE clock */
  315. #define CONFIG_SYS_SCCR_PCIEXP1CM 1
  316. #define CONFIG_PCI
  317. #define CONFIG_PCIE
  318. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  319. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  320. #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
  321. /*
  322. * TSEC
  323. */
  324. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  325. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  326. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  327. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  328. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  329. /*
  330. * TSEC ethernet configuration
  331. */
  332. #define CONFIG_MII 1 /* MII PHY management */
  333. #define CONFIG_TSEC1_NAME "eTSEC0"
  334. #define CONFIG_TSEC2_NAME "eTSEC1"
  335. #define TSEC1_PHY_ADDR 1
  336. #define TSEC2_PHY_ADDR 2
  337. #define TSEC1_PHYIDX 0
  338. #define TSEC2_PHYIDX 0
  339. #define TSEC1_FLAGS 0
  340. #define TSEC2_FLAGS 0
  341. /* Options are: eTSEC[0-1] */
  342. #define CONFIG_ETHPRIME "eTSEC0"
  343. /*
  344. * Environment
  345. */
  346. #define CONFIG_ENV_IS_IN_FLASH 1
  347. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
  348. CONFIG_SYS_MONITOR_LEN)
  349. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  350. #define CONFIG_ENV_SIZE 0x2000
  351. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  352. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  353. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  354. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  355. /*
  356. * BOOTP options
  357. */
  358. #define CONFIG_BOOTP_BOOTFILESIZE
  359. #define CONFIG_BOOTP_BOOTPATH
  360. #define CONFIG_BOOTP_GATEWAY
  361. #define CONFIG_BOOTP_HOSTNAME
  362. /*
  363. * Command line configuration.
  364. */
  365. #include <config_cmd_default.h>
  366. #define CONFIG_CMD_DHCP
  367. #define CONFIG_CMD_I2C
  368. #define CONFIG_CMD_MII
  369. #define CONFIG_CMD_NET
  370. #define CONFIG_CMD_PCI
  371. #define CONFIG_CMD_PING
  372. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  373. /*
  374. * Miscellaneous configurable options
  375. */
  376. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  377. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  378. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  379. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  380. /* Print Buffer Size */
  381. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  382. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  383. /* Boot Argument Buffer Size */
  384. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  385. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  386. /*
  387. * For booting Linux, the board info and command line data
  388. * have to be in the first 8 MB of memory, since this is
  389. * the maximum mapped by the Linux kernel during initialization.
  390. */
  391. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  392. /*
  393. * Core HID Setup
  394. */
  395. #define CONFIG_SYS_HID0_INIT 0x000000000
  396. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  397. HID0_ENABLE_INSTRUCTION_CACHE | \
  398. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  399. #define CONFIG_SYS_HID2 HID2_HBE
  400. /*
  401. * MMU Setup
  402. */
  403. /* DDR: cache cacheable */
  404. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
  405. BATL_MEMCOHERENCE)
  406. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
  407. BATU_VS | BATU_VP)
  408. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  409. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  410. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  411. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
  412. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  413. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
  414. BATU_VP)
  415. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  416. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  417. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  418. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
  419. BATL_MEMCOHERENCE)
  420. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
  421. BATU_VS | BATU_VP)
  422. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
  423. BATL_CACHEINHIBIT | \
  424. BATL_GUARDEDSTORAGE)
  425. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  426. /* Stack in dcache: cacheable, no memory coherence */
  427. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
  428. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
  429. BATU_VS | BATU_VP)
  430. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  431. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  432. /*
  433. * Environment Configuration
  434. */
  435. #define CONFIG_ENV_OVERWRITE
  436. #if defined(CONFIG_TSEC_ENET)
  437. #define CONFIG_HAS_ETH0
  438. #define CONFIG_HAS_ETH1
  439. #endif
  440. #define CONFIG_BAUDRATE 115200
  441. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  442. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  443. #define CONFIG_EXTRA_ENV_SETTINGS \
  444. "netdev=eth0\0" \
  445. "consoledev=ttyS0\0" \
  446. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  447. "nfsroot=${serverip}:${rootpath}\0" \
  448. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  449. "addip=setenv bootargs ${bootargs} " \
  450. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  451. ":${hostname}:${netdev}:off panic=1\0" \
  452. "addtty=setenv bootargs ${bootargs}" \
  453. " console=${consoledev},${baudrate}\0" \
  454. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  455. "addmisc=setenv bootargs ${bootargs}\0" \
  456. "kernel_addr=FC0A0000\0" \
  457. "fdt_addr=FC2A0000\0" \
  458. "ramdisk_addr=FC2C0000\0" \
  459. "u-boot=mpc8308_p1m/u-boot.bin\0" \
  460. "kernel_addr_r=1000000\0" \
  461. "fdt_addr_r=C00000\0" \
  462. "hostname=mpc8308_p1m\0" \
  463. "bootfile=mpc8308_p1m/uImage\0" \
  464. "fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0" \
  465. "rootpath=/opt/eldk-4.2/ppc_6xx\0" \
  466. "flash_self=run ramargs addip addtty addmtd addmisc;" \
  467. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  468. "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
  469. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  470. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  471. "tftp ${fdt_addr_r} ${fdtfile};" \
  472. "run nfsargs addip addtty addmtd addmisc;" \
  473. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  474. "bootcmd=run flash_self\0" \
  475. "load=tftp ${loadaddr} ${u-boot}\0" \
  476. "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
  477. " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
  478. " +${filesize};cp.b ${fileaddr} " \
  479. __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
  480. "upd=run load update\0" \
  481. #endif /* __CONFIG_H */