speed.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <mpc83xx.h>
  27. #include <command.h>
  28. #include <asm/processor.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. /* ----------------------------------------------------------------- */
  31. typedef enum {
  32. _unk,
  33. _off,
  34. _byp,
  35. _x8,
  36. _x4,
  37. _x2,
  38. _x1,
  39. _1x,
  40. _1_5x,
  41. _2x,
  42. _2_5x,
  43. _3x
  44. } mult_t;
  45. typedef struct {
  46. mult_t core_csb_ratio;
  47. mult_t vco_divider;
  48. } corecnf_t;
  49. corecnf_t corecnf_tab[] = {
  50. {_byp, _byp}, /* 0x00 */
  51. {_byp, _byp}, /* 0x01 */
  52. {_byp, _byp}, /* 0x02 */
  53. {_byp, _byp}, /* 0x03 */
  54. {_byp, _byp}, /* 0x04 */
  55. {_byp, _byp}, /* 0x05 */
  56. {_byp, _byp}, /* 0x06 */
  57. {_byp, _byp}, /* 0x07 */
  58. {_1x, _x2}, /* 0x08 */
  59. {_1x, _x4}, /* 0x09 */
  60. {_1x, _x8}, /* 0x0A */
  61. {_1x, _x8}, /* 0x0B */
  62. {_1_5x, _x2}, /* 0x0C */
  63. {_1_5x, _x4}, /* 0x0D */
  64. {_1_5x, _x8}, /* 0x0E */
  65. {_1_5x, _x8}, /* 0x0F */
  66. {_2x, _x2}, /* 0x10 */
  67. {_2x, _x4}, /* 0x11 */
  68. {_2x, _x8}, /* 0x12 */
  69. {_2x, _x8}, /* 0x13 */
  70. {_2_5x, _x2}, /* 0x14 */
  71. {_2_5x, _x4}, /* 0x15 */
  72. {_2_5x, _x8}, /* 0x16 */
  73. {_2_5x, _x8}, /* 0x17 */
  74. {_3x, _x2}, /* 0x18 */
  75. {_3x, _x4}, /* 0x19 */
  76. {_3x, _x8}, /* 0x1A */
  77. {_3x, _x8}, /* 0x1B */
  78. };
  79. /* ----------------------------------------------------------------- */
  80. /*
  81. *
  82. */
  83. int get_clocks(void)
  84. {
  85. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  86. u32 pci_sync_in;
  87. u8 spmf;
  88. u8 clkin_div;
  89. u32 sccr;
  90. u32 corecnf_tab_index;
  91. u8 corepll;
  92. u32 lcrr;
  93. u32 csb_clk;
  94. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  95. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  96. u32 tsec1_clk;
  97. u32 tsec2_clk;
  98. u32 usbdr_clk;
  99. #endif
  100. #ifdef CONFIG_MPC834x
  101. u32 usbmph_clk;
  102. #endif
  103. u32 core_clk;
  104. u32 i2c1_clk;
  105. #if !defined(CONFIG_MPC832x)
  106. u32 i2c2_clk;
  107. #endif
  108. #if defined(CONFIG_MPC8315)
  109. u32 tdm_clk;
  110. #endif
  111. #if defined(CONFIG_FSL_ESDHC)
  112. u32 sdhc_clk;
  113. #endif
  114. u32 enc_clk;
  115. u32 lbiu_clk;
  116. u32 lclk_clk;
  117. u32 mem_clk;
  118. #if defined(CONFIG_MPC8360)
  119. u32 mem_sec_clk;
  120. #endif
  121. #if defined(CONFIG_QE)
  122. u32 qepmf;
  123. u32 qepdf;
  124. u32 qe_clk;
  125. u32 brg_clk;
  126. #endif
  127. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  128. defined(CONFIG_MPC837x)
  129. u32 pciexp1_clk;
  130. u32 pciexp2_clk;
  131. #endif
  132. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  133. u32 sata_clk;
  134. #endif
  135. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  136. return -1;
  137. clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
  138. if (im->reset.rcwh & HRCWH_PCI_HOST) {
  139. #if defined(CONFIG_83XX_CLKIN)
  140. pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
  141. #else
  142. pci_sync_in = 0xDEADBEEF;
  143. #endif
  144. } else {
  145. #if defined(CONFIG_83XX_PCICLK)
  146. pci_sync_in = CONFIG_83XX_PCICLK;
  147. #else
  148. pci_sync_in = 0xDEADBEEF;
  149. #endif
  150. }
  151. spmf = (im->clk.spmr & SPMR_SPMF) >> SPMR_SPMF_SHIFT;
  152. csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
  153. sccr = im->clk.sccr;
  154. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  155. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  156. switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
  157. case 0:
  158. tsec1_clk = 0;
  159. break;
  160. case 1:
  161. tsec1_clk = csb_clk;
  162. break;
  163. case 2:
  164. tsec1_clk = csb_clk / 2;
  165. break;
  166. case 3:
  167. tsec1_clk = csb_clk / 3;
  168. break;
  169. default:
  170. /* unkown SCCR_TSEC1CM value */
  171. return -2;
  172. }
  173. #endif
  174. #if defined(CONFIG_MPC830x) || defined(CONFIG_MPC831x) || \
  175. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  176. switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
  177. case 0:
  178. usbdr_clk = 0;
  179. break;
  180. case 1:
  181. usbdr_clk = csb_clk;
  182. break;
  183. case 2:
  184. usbdr_clk = csb_clk / 2;
  185. break;
  186. case 3:
  187. usbdr_clk = csb_clk / 3;
  188. break;
  189. default:
  190. /* unkown SCCR_USBDRCM value */
  191. return -3;
  192. }
  193. #endif
  194. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315) || \
  195. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  196. switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
  197. case 0:
  198. tsec2_clk = 0;
  199. break;
  200. case 1:
  201. tsec2_clk = csb_clk;
  202. break;
  203. case 2:
  204. tsec2_clk = csb_clk / 2;
  205. break;
  206. case 3:
  207. tsec2_clk = csb_clk / 3;
  208. break;
  209. default:
  210. /* unkown SCCR_TSEC2CM value */
  211. return -4;
  212. }
  213. #elif defined(CONFIG_MPC8313)
  214. tsec2_clk = tsec1_clk;
  215. if (!(sccr & SCCR_TSEC1ON))
  216. tsec1_clk = 0;
  217. if (!(sccr & SCCR_TSEC2ON))
  218. tsec2_clk = 0;
  219. #endif
  220. #if defined(CONFIG_MPC834x)
  221. switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
  222. case 0:
  223. usbmph_clk = 0;
  224. break;
  225. case 1:
  226. usbmph_clk = csb_clk;
  227. break;
  228. case 2:
  229. usbmph_clk = csb_clk / 2;
  230. break;
  231. case 3:
  232. usbmph_clk = csb_clk / 3;
  233. break;
  234. default:
  235. /* unkown SCCR_USBMPHCM value */
  236. return -5;
  237. }
  238. if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
  239. /* if USB MPH clock is not disabled and
  240. * USB DR clock is not disabled then
  241. * USB MPH & USB DR must have the same rate
  242. */
  243. return -6;
  244. }
  245. #endif
  246. switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
  247. case 0:
  248. enc_clk = 0;
  249. break;
  250. case 1:
  251. enc_clk = csb_clk;
  252. break;
  253. case 2:
  254. enc_clk = csb_clk / 2;
  255. break;
  256. case 3:
  257. enc_clk = csb_clk / 3;
  258. break;
  259. default:
  260. /* unkown SCCR_ENCCM value */
  261. return -7;
  262. }
  263. #if defined(CONFIG_FSL_ESDHC)
  264. switch ((sccr & SCCR_SDHCCM) >> SCCR_SDHCCM_SHIFT) {
  265. case 0:
  266. sdhc_clk = 0;
  267. break;
  268. case 1:
  269. sdhc_clk = csb_clk;
  270. break;
  271. case 2:
  272. sdhc_clk = csb_clk / 2;
  273. break;
  274. case 3:
  275. sdhc_clk = csb_clk / 3;
  276. break;
  277. default:
  278. /* unkown SCCR_SDHCCM value */
  279. return -8;
  280. }
  281. #endif
  282. #if defined(CONFIG_MPC8315)
  283. switch ((sccr & SCCR_TDMCM) >> SCCR_TDMCM_SHIFT) {
  284. case 0:
  285. tdm_clk = 0;
  286. break;
  287. case 1:
  288. tdm_clk = csb_clk;
  289. break;
  290. case 2:
  291. tdm_clk = csb_clk / 2;
  292. break;
  293. case 3:
  294. tdm_clk = csb_clk / 3;
  295. break;
  296. default:
  297. /* unkown SCCR_TDMCM value */
  298. return -8;
  299. }
  300. #endif
  301. #if defined(CONFIG_MPC834x)
  302. i2c1_clk = tsec2_clk;
  303. #elif defined(CONFIG_MPC8360)
  304. i2c1_clk = csb_clk;
  305. #elif defined(CONFIG_MPC832x)
  306. i2c1_clk = enc_clk;
  307. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x)
  308. i2c1_clk = enc_clk;
  309. #elif defined(CONFIG_FSL_ESDHC)
  310. i2c1_clk = sdhc_clk;
  311. #elif defined(CONFIG_MPC837x)
  312. i2c1_clk = enc_clk;
  313. #endif
  314. #if !defined(CONFIG_MPC832x)
  315. i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
  316. #endif
  317. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  318. defined(CONFIG_MPC837x)
  319. switch ((sccr & SCCR_PCIEXP1CM) >> SCCR_PCIEXP1CM_SHIFT) {
  320. case 0:
  321. pciexp1_clk = 0;
  322. break;
  323. case 1:
  324. pciexp1_clk = csb_clk;
  325. break;
  326. case 2:
  327. pciexp1_clk = csb_clk / 2;
  328. break;
  329. case 3:
  330. pciexp1_clk = csb_clk / 3;
  331. break;
  332. default:
  333. /* unkown SCCR_PCIEXP1CM value */
  334. return -9;
  335. }
  336. switch ((sccr & SCCR_PCIEXP2CM) >> SCCR_PCIEXP2CM_SHIFT) {
  337. case 0:
  338. pciexp2_clk = 0;
  339. break;
  340. case 1:
  341. pciexp2_clk = csb_clk;
  342. break;
  343. case 2:
  344. pciexp2_clk = csb_clk / 2;
  345. break;
  346. case 3:
  347. pciexp2_clk = csb_clk / 3;
  348. break;
  349. default:
  350. /* unkown SCCR_PCIEXP2CM value */
  351. return -10;
  352. }
  353. #endif
  354. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  355. switch ((sccr & SCCR_SATA1CM) >> SCCR_SATA1CM_SHIFT) {
  356. case 0:
  357. sata_clk = 0;
  358. break;
  359. case 1:
  360. sata_clk = csb_clk;
  361. break;
  362. case 2:
  363. sata_clk = csb_clk / 2;
  364. break;
  365. case 3:
  366. sata_clk = csb_clk / 3;
  367. break;
  368. default:
  369. /* unkown SCCR_SATACM value */
  370. return -11;
  371. }
  372. #endif
  373. lbiu_clk = csb_clk *
  374. (1 + ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
  375. lcrr = (im->im_lbc.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
  376. switch (lcrr) {
  377. case 2:
  378. case 4:
  379. case 8:
  380. lclk_clk = lbiu_clk / lcrr;
  381. break;
  382. default:
  383. /* unknown lcrr */
  384. return -12;
  385. }
  386. mem_clk = csb_clk *
  387. (1 + ((im->clk.spmr & SPMR_DDRCM) >> SPMR_DDRCM_SHIFT));
  388. corepll = (im->clk.spmr & SPMR_COREPLL) >> SPMR_COREPLL_SHIFT;
  389. #if defined(CONFIG_MPC8360)
  390. mem_sec_clk = csb_clk * (1 +
  391. ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
  392. #endif
  393. corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
  394. if (corecnf_tab_index > (sizeof(corecnf_tab) / sizeof(corecnf_t))) {
  395. /* corecnf_tab_index is too high, possibly worng value */
  396. return -11;
  397. }
  398. switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
  399. case _byp:
  400. case _x1:
  401. case _1x:
  402. core_clk = csb_clk;
  403. break;
  404. case _1_5x:
  405. core_clk = (3 * csb_clk) / 2;
  406. break;
  407. case _2x:
  408. core_clk = 2 * csb_clk;
  409. break;
  410. case _2_5x:
  411. core_clk = (5 * csb_clk) / 2;
  412. break;
  413. case _3x:
  414. core_clk = 3 * csb_clk;
  415. break;
  416. default:
  417. /* unkown core to csb ratio */
  418. return -13;
  419. }
  420. #if defined(CONFIG_QE)
  421. qepmf = (im->clk.spmr & SPMR_CEPMF) >> SPMR_CEPMF_SHIFT;
  422. qepdf = (im->clk.spmr & SPMR_CEPDF) >> SPMR_CEPDF_SHIFT;
  423. qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
  424. brg_clk = qe_clk / 2;
  425. #endif
  426. gd->csb_clk = csb_clk;
  427. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  428. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  429. gd->tsec1_clk = tsec1_clk;
  430. gd->tsec2_clk = tsec2_clk;
  431. gd->usbdr_clk = usbdr_clk;
  432. #endif
  433. #if defined(CONFIG_MPC834x)
  434. gd->usbmph_clk = usbmph_clk;
  435. #endif
  436. #if defined(CONFIG_MPC8315)
  437. gd->tdm_clk = tdm_clk;
  438. #endif
  439. #if defined(CONFIG_FSL_ESDHC)
  440. gd->sdhc_clk = sdhc_clk;
  441. #endif
  442. gd->core_clk = core_clk;
  443. gd->i2c1_clk = i2c1_clk;
  444. #if !defined(CONFIG_MPC832x)
  445. gd->i2c2_clk = i2c2_clk;
  446. #endif
  447. gd->enc_clk = enc_clk;
  448. gd->lbiu_clk = lbiu_clk;
  449. gd->lclk_clk = lclk_clk;
  450. gd->mem_clk = mem_clk;
  451. #if defined(CONFIG_MPC8360)
  452. gd->mem_sec_clk = mem_sec_clk;
  453. #endif
  454. #if defined(CONFIG_QE)
  455. gd->qe_clk = qe_clk;
  456. gd->brg_clk = brg_clk;
  457. #endif
  458. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  459. defined(CONFIG_MPC837x)
  460. gd->pciexp1_clk = pciexp1_clk;
  461. gd->pciexp2_clk = pciexp2_clk;
  462. #endif
  463. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  464. gd->sata_clk = sata_clk;
  465. #endif
  466. gd->pci_clk = pci_sync_in;
  467. gd->cpu_clk = gd->core_clk;
  468. gd->bus_clk = gd->csb_clk;
  469. return 0;
  470. }
  471. /********************************************
  472. * get_bus_freq
  473. * return system bus freq in Hz
  474. *********************************************/
  475. ulong get_bus_freq(ulong dummy)
  476. {
  477. return gd->csb_clk;
  478. }
  479. /********************************************
  480. * get_ddr_freq
  481. * return ddr bus freq in Hz
  482. *********************************************/
  483. ulong get_ddr_freq(ulong dummy)
  484. {
  485. return gd->mem_clk;
  486. }
  487. int do_clocks (cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  488. {
  489. char buf[32];
  490. printf("Clock configuration:\n");
  491. printf(" Core: %-4s MHz\n", strmhz(buf, gd->core_clk));
  492. printf(" Coherent System Bus: %-4s MHz\n", strmhz(buf, gd->csb_clk));
  493. #if defined(CONFIG_QE)
  494. printf(" QE: %-4s MHz\n", strmhz(buf, gd->qe_clk));
  495. printf(" BRG: %-4s MHz\n", strmhz(buf, gd->brg_clk));
  496. #endif
  497. printf(" Local Bus Controller:%-4s MHz\n", strmhz(buf, gd->lbiu_clk));
  498. printf(" Local Bus: %-4s MHz\n", strmhz(buf, gd->lclk_clk));
  499. printf(" DDR: %-4s MHz\n", strmhz(buf, gd->mem_clk));
  500. #if defined(CONFIG_MPC8360)
  501. printf(" DDR Secondary: %-4s MHz\n", strmhz(buf, gd->mem_sec_clk));
  502. #endif
  503. printf(" SEC: %-4s MHz\n", strmhz(buf, gd->enc_clk));
  504. printf(" I2C1: %-4s MHz\n", strmhz(buf, gd->i2c1_clk));
  505. #if !defined(CONFIG_MPC832x)
  506. printf(" I2C2: %-4s MHz\n", strmhz(buf, gd->i2c2_clk));
  507. #endif
  508. #if defined(CONFIG_MPC8315)
  509. printf(" TDM: %-4s MHz\n", strmhz(buf, gd->tdm_clk));
  510. #endif
  511. #if defined(CONFIG_FSL_ESDHC)
  512. printf(" SDHC: %-4s MHz\n", strmhz(buf, gd->sdhc_clk));
  513. #endif
  514. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  515. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  516. printf(" TSEC1: %-4s MHz\n", strmhz(buf, gd->tsec1_clk));
  517. printf(" TSEC2: %-4s MHz\n", strmhz(buf, gd->tsec2_clk));
  518. printf(" USB DR: %-4s MHz\n", strmhz(buf, gd->usbdr_clk));
  519. #endif
  520. #if defined(CONFIG_MPC834x)
  521. printf(" USB MPH: %-4s MHz\n", strmhz(buf, gd->usbmph_clk));
  522. #endif
  523. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  524. defined(CONFIG_MPC837x)
  525. printf(" PCIEXP1: %-4s MHz\n", strmhz(buf, gd->pciexp1_clk));
  526. printf(" PCIEXP2: %-4s MHz\n", strmhz(buf, gd->pciexp2_clk));
  527. #endif
  528. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  529. printf(" SATA: %-4s MHz\n", strmhz(buf, gd->sata_clk));
  530. #endif
  531. return 0;
  532. }
  533. U_BOOT_CMD(clocks, 1, 0, do_clocks,
  534. "print clock configuration",
  535. " clocks"
  536. );