M54455EVB.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * Configuation settings for the Freescale MCF54455 EVB board.
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _JAMICA54455_H
  29. #define _JAMICA54455_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF5445x /* define processor family */
  35. #define CONFIG_M54455 /* define processor type */
  36. #define CONFIG_M54455EVB /* M54455EVB board */
  37. #undef DEBUG
  38. #define CONFIG_MCFUART
  39. #define CFG_UART_PORT (0)
  40. #define CONFIG_BAUDRATE 115200
  41. #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  42. #undef CONFIG_WATCHDOG
  43. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  44. /*
  45. * BOOTP options
  46. */
  47. #define CONFIG_BOOTP_BOOTFILESIZE
  48. #define CONFIG_BOOTP_BOOTPATH
  49. #define CONFIG_BOOTP_GATEWAY
  50. #define CONFIG_BOOTP_HOSTNAME
  51. /* Command line configuration */
  52. #include <config_cmd_default.h>
  53. #define CONFIG_CMD_BOOTD
  54. #define CONFIG_CMD_CACHE
  55. #define CONFIG_CMD_DATE
  56. #define CONFIG_CMD_DHCP
  57. #define CONFIG_CMD_ELF
  58. #define CONFIG_CMD_EXT2
  59. #define CONFIG_CMD_FAT
  60. #define CONFIG_CMD_FLASH
  61. #define CONFIG_CMD_I2C
  62. #define CONFIG_CMD_IDE
  63. #define CONFIG_CMD_JFFS2
  64. #define CONFIG_CMD_MEMORY
  65. #define CONFIG_CMD_MISC
  66. #define CONFIG_CMD_MII
  67. #define CONFIG_CMD_NET
  68. #define CONFIG_CMD_PCI
  69. #define CONFIG_CMD_PING
  70. #define CONFIG_CMD_REGINFO
  71. #undef CONFIG_CMD_LOADB
  72. #undef CONFIG_CMD_LOADS
  73. /* Network configuration */
  74. #define CONFIG_MCFFEC
  75. #ifdef CONFIG_MCFFEC
  76. # define CONFIG_NET_MULTI 1
  77. # define CONFIG_MII 1
  78. # define CONFIG_CF_DOMII
  79. # define CFG_DISCOVER_PHY
  80. # define CFG_RX_ETH_BUFFER 8
  81. # define CFG_FAULT_ECHO_LINK_DOWN
  82. # define CFG_FEC0_PINMUX 0
  83. # define CFG_FEC1_PINMUX 0
  84. # define CFG_FEC0_MIIBASE CFG_FEC0_IOBASE
  85. # define CFG_FEC1_MIIBASE CFG_FEC0_IOBASE
  86. # define MCFFEC_TOUT_LOOP 50000
  87. # define CONFIG_HAS_ETH1
  88. # define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  89. # define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
  90. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  91. # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
  92. # define CONFIG_ETHPRIME "FEC0"
  93. # define CONFIG_IPADDR 192.162.1.2
  94. # define CONFIG_NETMASK 255.255.255.0
  95. # define CONFIG_SERVERIP 192.162.1.1
  96. # define CONFIG_GATEWAYIP 192.162.1.1
  97. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  98. /* If CFG_DISCOVER_PHY is not defined - hardcoded */
  99. # ifndef CFG_DISCOVER_PHY
  100. # define FECDUPLEX FULL
  101. # define FECSPEED _100BASET
  102. # else
  103. # ifndef CFG_FAULT_ECHO_LINK_DOWN
  104. # define CFG_FAULT_ECHO_LINK_DOWN
  105. # endif
  106. # endif /* CFG_DISCOVER_PHY */
  107. #endif
  108. #define CONFIG_HOSTNAME M54455EVB
  109. #define CONFIG_EXTRA_ENV_SETTINGS \
  110. "netdev=eth0\0" \
  111. "inpclk=" MK_STR(CFG_INPUT_CLKSRC) "\0" \
  112. "loadaddr=40010000\0" \
  113. "u-boot=u-boot.bin\0" \
  114. "load=tftp ${loadaddr) ${u-boot}\0" \
  115. "upd=run load; run prog\0" \
  116. "prog=prot off 0 2ffff;" \
  117. "era 0 2ffff;" \
  118. "cp.b ${loadaddr} 0 ${filesize};" \
  119. "save\0" \
  120. ""
  121. /* ATA configuration */
  122. #define CONFIG_ISO_PARTITION
  123. #define CONFIG_DOS_PARTITION
  124. #define CONFIG_IDE_RESET 1
  125. #define CONFIG_IDE_PREINIT 1
  126. #define CONFIG_ATAPI
  127. #undef CONFIG_LBA48
  128. #define CFG_IDE_MAXBUS 1
  129. #define CFG_IDE_MAXDEVICE 2
  130. #define CFG_ATA_BASE_ADDR 0x90000000
  131. #define CFG_ATA_IDE0_OFFSET 0
  132. #define CFG_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
  133. #define CFG_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
  134. #define CFG_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
  135. #define CFG_ATA_STRIDE 4 /* Interval between registers */
  136. #define _IO_BASE 0
  137. /* Realtime clock */
  138. #define CONFIG_MCFRTC
  139. #undef RTC_DEBUG
  140. #define CFG_RTC_OSCILLATOR (32 * CFG_HZ)
  141. /* Timer */
  142. #define CONFIG_MCFTMR
  143. #undef CONFIG_MCFPIT
  144. /* I2c */
  145. #define CONFIG_FSL_I2C
  146. #define CONFIG_HARD_I2C /* I2C with hardware support */
  147. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  148. #define CFG_I2C_SPEED 80000 /* I2C speed and slave address */
  149. #define CFG_I2C_SLAVE 0x7F
  150. #define CFG_I2C_OFFSET 0x58000
  151. #define CFG_IMMR CFG_MBAR
  152. /* PCI */
  153. #define CONFIG_PCI 1
  154. #define CFG_PCI_MEM_BUS 0xA0000000
  155. #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BUS
  156. #define CFG_PCI_MEM_SIZE 0x10000000
  157. #define CFG_PCI_IO_BUS 0xB1000000
  158. #define CFG_PCI_IO_PHYS CFG_PCI_IO_BUS
  159. #define CFG_PCI_IO_SIZE 0x01000000
  160. #define CFG_PCI_CFG_BUS 0xB0000000
  161. #define CFG_PCI_CFG_PHYS CFG_PCI_CFG_BUS
  162. #define CFG_PCI_CFG_SIZE 0x01000000
  163. /* FPGA - Spartan 2 */
  164. /* experiment
  165. #define CONFIG_FPGA CFG_SPARTAN3
  166. #define CONFIG_FPGA_COUNT 1
  167. #define CFG_FPGA_PROG_FEEDBACK
  168. #define CFG_FPGA_CHECK_CTRLC
  169. */
  170. /* Input, PCI, Flexbus, and VCO */
  171. #define CONFIG_EXTRA_CLOCK
  172. #define CONFIG_PRAM 512 /* 512 KB */
  173. #define CFG_PROMPT "-> "
  174. #define CFG_LONGHELP /* undef to save memory */
  175. #if defined(CONFIG_CMD_KGDB)
  176. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  177. #else
  178. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  179. #endif
  180. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  181. #define CFG_MAXARGS 16 /* max number of command args */
  182. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  183. #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 0x10000)
  184. #define CFG_HZ 1000
  185. #define CFG_MBAR 0xFC000000
  186. /*
  187. * Low Level Configuration Settings
  188. * (address mappings, register initial values, etc.)
  189. * You should know what you are doing if you make changes here.
  190. */
  191. /*-----------------------------------------------------------------------
  192. * Definitions for initial stack pointer and data area (in DPRAM)
  193. */
  194. #define CFG_INIT_RAM_ADDR 0x80000000
  195. #define CFG_INIT_RAM_END 0x8000 /* End of used area in internal SRAM */
  196. #define CFG_INIT_RAM_CTRL 0x221
  197. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  198. #define CFG_GBL_DATA_OFFSET ((CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) - 16)
  199. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  200. /*-----------------------------------------------------------------------
  201. * Start addresses for the final memory configuration
  202. * (Set up by the startup code)
  203. * Please note that CFG_SDRAM_BASE _must_ start at 0
  204. */
  205. #define CFG_SDRAM_BASE 0x40000000
  206. #define CFG_SDRAM_BASE1 0x48000000
  207. #define CFG_SDRAM_SIZE 256 /* SDRAM size in MB */
  208. #define CFG_SDRAM_CFG1 0x65311610
  209. #define CFG_SDRAM_CFG2 0x59670000
  210. #define CFG_SDRAM_CTRL 0xEA0B2000
  211. #define CFG_SDRAM_EMOD 0x40010000
  212. #define CFG_SDRAM_MODE 0x00010033
  213. #define CFG_MEMTEST_START CFG_SDRAM_BASE + 0x400
  214. #define CFG_MEMTEST_END ((CFG_SDRAM_SIZE - 3) << 20)
  215. #define CFG_MONITOR_BASE (CFG_FLASH_BASE + 0x400)
  216. #define CFG_BOOTPARAMS_LEN 64*1024
  217. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  218. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  219. /*
  220. * For booting Linux, the board info and command line data
  221. * have to be in the first 8 MB of memory, since this is
  222. * the maximum mapped by the Linux kernel during initialization ??
  223. */
  224. /* Initial Memory map for Linux */
  225. #define CFG_BOOTMAPSZ (CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20))
  226. /* Configuration for environment
  227. * Environment is embedded in u-boot in the second sector of the flash
  228. */
  229. #define CFG_ENV_OFFSET 0x4000
  230. #define CFG_ENV_SECT_SIZE 0x2000
  231. #define CFG_ENV_IS_IN_FLASH 1
  232. #define CONFIG_ENV_OVERWRITE 1
  233. #undef CFG_ENV_IS_EMBEDDED
  234. /*-----------------------------------------------------------------------
  235. * FLASH organization
  236. */
  237. #ifdef CFG_ATMEL_BOOT
  238. # define CFG_FLASH_BASE 0
  239. # define CFG_FLASH0_BASE CFG_CS0_BASE
  240. # define CFG_FLASH1_BASE CFG_CS1_BASE
  241. #else
  242. # define CFG_FLASH_BASE CFG_FLASH0_BASE
  243. # define CFG_FLASH0_BASE CFG_CS1_BASE
  244. # define CFG_FLASH1_BASE CFG_CS0_BASE
  245. #endif
  246. /* M54455EVB has one non CFI flash, defined CFG_FLASH_CFI will cause the system
  247. /* M54455EVB has one non CFI flash, defined CFG_FLASH_CFI will cause the system
  248. keep reset. */
  249. #undef CFG_FLASH_CFI
  250. #ifdef CFG_FLASH_CFI
  251. # define CFG_FLASH_CFI_DRIVER 1
  252. # define CFG_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  253. # define CFG_FLASH_CFI_WIDTH FLASH_CFI_8BIT
  254. # define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  255. # define CFG_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  256. # define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  257. # define CFG_FLASH_CHECKSUM
  258. # define CFG_FLASH_BANKS_LIST { CFG_CS0_BASE, CFG_CS1_BASE }
  259. #else
  260. # define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  261. # define CFG_ATMEL_REGION 4
  262. # define CFG_ATMEL_TOTALSECT 11
  263. # define CFG_ATMEL_SECT {1, 2, 1, 7}
  264. # define CFG_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
  265. # define CFG_INTEL_SECT 137
  266. /* max number of sectors on one chip */
  267. # define CFG_MAX_FLASH_SECT (CFG_ATMEL_TOTALSECT + CFG_INTEL_SECT)
  268. # define CFG_FLASH_ERASE_TOUT 2000 /* Atmel needs longer timeout */
  269. # define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  270. # define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  271. # define CFG_FLASH_UNLOCK_TOUT 100 /* Timeout for Flash Clear Lock Bits (in ms) */
  272. # define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  273. # define CFG_FLASH_CHECKSUM
  274. #endif
  275. /*
  276. * This is setting for JFFS2 support in u-boot.
  277. * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
  278. */
  279. #ifdef CFG_ATMEL_BOOT
  280. # define CONFIG_JFFS2_DEV "nor0"
  281. # define CONFIG_JFFS2_PART_SIZE 0x01000000
  282. # define CONFIG_JFFS2_PART_OFFSET CFG_FLASH1_BASE
  283. #else
  284. # define CONFIG_JFFS2_DEV "nor0"
  285. # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
  286. # define CONFIG_JFFS2_PART_OFFSET (CFG_FLASH0_BASE + 0x500000)
  287. #endif
  288. /*-----------------------------------------------------------------------
  289. * Cache Configuration
  290. */
  291. #define CFG_CACHELINE_SIZE 16
  292. /*-----------------------------------------------------------------------
  293. * Memory bank definitions
  294. */
  295. /*
  296. * CS0 - NOR Flash 1, 2, 4, or 8MB
  297. * CS1 - CompactFlash and registers
  298. * CS2 - CPLD
  299. * CS3 - FPGA
  300. * CS4 - Available
  301. * CS5 - Available
  302. */
  303. #ifdef CFG_ATMEL_BOOT
  304. /* Atmel Flash */
  305. #define CFG_CS0_BASE 0
  306. #define CFG_CS0_MASK 0x00070001
  307. #define CFG_CS0_CTRL 0x00001140
  308. /* Intel Flash */
  309. #define CFG_CS1_BASE 0x04000000
  310. #define CFG_CS1_MASK 0x01FF0001
  311. #define CFG_CS1_CTRL 0x003F3D60
  312. #define CFG_ATMEL_BASE CFG_CS0_BASE
  313. #else
  314. /* Intel Flash */
  315. #define CFG_CS0_BASE 0
  316. #define CFG_CS0_MASK 0x01FF0001
  317. #define CFG_CS0_CTRL 0x003F3D60
  318. /* Atmel Flash */
  319. #define CFG_CS1_BASE 0x04000000
  320. #define CFG_CS1_MASK 0x00070001
  321. #define CFG_CS1_CTRL 0x00001140
  322. #define CFG_ATMEL_BASE CFG_CS1_BASE
  323. #endif
  324. /* CPLD */
  325. #define CFG_CS2_BASE 0x08000000
  326. #define CFG_CS2_MASK 0x00070001
  327. #define CFG_CS2_CTRL 0x003f1140
  328. /* FPGA */
  329. #define CFG_CS3_BASE 0x09000000
  330. #define CFG_CS3_MASK 0x00070001
  331. #define CFG_CS3_CTRL 0x00000020
  332. #endif /* _JAMICA54455_H */