immap_5445x.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937
  1. /*
  2. * MCF5445x Internal Memory Map
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __IMMAP_5445X__
  26. #define __IMMAP_5445X__
  27. /* Module Base Addresses */
  28. #define MMAP_SCM1 0xFC000000
  29. #define MMAP_XBS 0xFC004000
  30. #define MMAP_FBCS 0xFC008000
  31. #define MMAP_FEC0 0xFC030000
  32. #define MMAP_FEC1 0xFC034000
  33. #define MMAP_RTC 0xFC03C000
  34. #define MMAP_EDMA 0xFC044000
  35. #define MMAP_INTC0 0xFC048000
  36. #define MMAP_INTC1 0xFC04C000
  37. #define MMAP_IACK 0xFC054000
  38. #define MMAP_I2C 0xFC058000
  39. #define MMAP_DSPI 0xFC05C000
  40. #define MMAP_UART0 0xFC060000
  41. #define MMAP_UART1 0xFC064000
  42. #define MMAP_UART2 0xFC068000
  43. #define MMAP_DTMR0 0xFC070000
  44. #define MMAP_DTMR1 0xFC074000
  45. #define MMAP_DTMR2 0xFC078000
  46. #define MMAP_DTMR3 0xFC07C000
  47. #define MMAP_PIT0 0xFC080000
  48. #define MMAP_PIT1 0xFC084000
  49. #define MMAP_PIT2 0xFC088000
  50. #define MMAP_PIT3 0xFC08C000
  51. #define MMAP_EPORT 0xFC094000
  52. #define MMAP_WTM 0xFC098000
  53. #define MMAP_SBF 0xFC0A0000
  54. #define MMAP_RCM 0xFC0A0000
  55. #define MMAP_CCM 0xFC0A0000
  56. #define MMAP_GPIO 0xFC0A4000
  57. #define MMAP_PCI 0xFC0A8000
  58. #define MMAP_PCIARB 0xFC0AC000
  59. #define MMAP_RNG 0xFC0B4000
  60. #define MMAP_SDRAM 0xFC0B8000
  61. #define MMAP_SSI 0xFC0BC000
  62. #define MMAP_PLL 0xFC0C4000
  63. #define MMAP_ATA 0x90000000
  64. /*********************************************************************
  65. * ATA
  66. *********************************************************************/
  67. typedef struct atac {
  68. /* PIO */
  69. u8 toff; /* 0x00 */
  70. u8 ton; /* 0x01 */
  71. u8 t1; /* 0x02 */
  72. u8 t2w; /* 0x03 */
  73. u8 t2r; /* 0x04 */
  74. u8 ta; /* 0x05 */
  75. u8 trd; /* 0x06 */
  76. u8 t4; /* 0x07 */
  77. u8 t9; /* 0x08 */
  78. /* DMA */
  79. u8 tm; /* 0x09 */
  80. u8 tn; /* 0x0A */
  81. u8 td; /* 0x0B */
  82. u8 tk; /* 0x0C */
  83. u8 tack; /* 0x0D */
  84. u8 tenv; /* 0x0E */
  85. u8 trp; /* 0x0F */
  86. u8 tzah; /* 0x10 */
  87. u8 tmli; /* 0x11 */
  88. u8 tdvh; /* 0x12 */
  89. u8 tdzfs; /* 0x13 */
  90. u8 tdvs; /* 0x14 */
  91. u8 tcvh; /* 0x15 */
  92. u8 tss; /* 0x16 */
  93. u8 tcyc; /* 0x17 */
  94. /* FIFO */
  95. u32 fifo32; /* 0x18 */
  96. u16 fifo16; /* 0x1C */
  97. u8 rsvd0[2];
  98. u8 ffill; /* 0x20 */
  99. u8 rsvd1[3];
  100. /* ATA */
  101. u8 cr; /* 0x24 */
  102. u8 rsvd2[3];
  103. u8 isr; /* 0x28 */
  104. u8 rsvd3[3];
  105. u8 ier; /* 0x2C */
  106. u8 rsvd4[3];
  107. u8 icr; /* 0x30 */
  108. u8 rsvd5[3];
  109. u8 falarm; /* 0x34 */
  110. u8 rsvd6[106];
  111. } atac_t;
  112. /*********************************************************************
  113. * Cross-bar switch (XBS)
  114. *********************************************************************/
  115. typedef struct xbs {
  116. u8 resv0[0x100];
  117. u32 prs1; /* XBS Priority Register */
  118. u8 resv1[0xC];
  119. u32 crs1; /* XBS Control Register */
  120. u8 resv2[0xEC];
  121. u32 prs2; /* XBS Priority Register */
  122. u8 resv3[0xC];
  123. u32 crs2; /* XBS Control Register */
  124. u8 resv4[0xEC];
  125. u32 prs3; /* XBS Priority Register */
  126. u8 resv5[0xC];
  127. u32 crs3; /* XBS Control Register */
  128. u8 resv6[0xEC];
  129. u32 prs4; /* XBS Priority Register */
  130. u8 resv7[0xC];
  131. u32 crs4; /* XBS Control Register */
  132. u8 resv8[0xEC];
  133. u32 prs5; /* XBS Priority Register */
  134. u8 resv9[0xC];
  135. u32 crs5; /* XBS Control Register */
  136. u8 resv10[0xEC];
  137. u32 prs6; /* XBS Priority Register */
  138. u8 resv11[0xC];
  139. u32 crs6; /* XBS Control Register */
  140. u8 resv12[0xEC];
  141. u32 prs7; /* XBS Priority Register */
  142. u8 resv13[0xC];
  143. u32 crs7; /* XBS Control Register */
  144. } xbs_t;
  145. /*********************************************************************
  146. * FlexBus Chip Selects (FBCS)
  147. *********************************************************************/
  148. typedef struct fbcs {
  149. u32 csar0; /* Chip-select Address Register */
  150. u32 csmr0; /* Chip-select Mask Register */
  151. u32 cscr0; /* Chip-select Control Register */
  152. u32 csar1; /* Chip-select Address Register */
  153. u32 csmr1; /* Chip-select Mask Register */
  154. u32 cscr1; /* Chip-select Control Register */
  155. u32 csar2; /* Chip-select Address Register */
  156. u32 csmr2; /* Chip-select Mask Register */
  157. u32 cscr2; /* Chip-select Control Register */
  158. u32 csar3; /* Chip-select Address Register */
  159. u32 csmr3; /* Chip-select Mask Register */
  160. u32 cscr3; /* Chip-select Control Register */
  161. } fbcs_t;
  162. /*********************************************************************
  163. * Enhanced DMA (EDMA)
  164. *********************************************************************/
  165. typedef struct edma {
  166. u32 cr;
  167. u32 es;
  168. u8 resv0[0x6];
  169. u16 erq;
  170. u8 resv1[0x6];
  171. u16 eei;
  172. u8 serq;
  173. u8 cerq;
  174. u8 seei;
  175. u8 ceei;
  176. u8 cint;
  177. u8 cerr;
  178. u8 ssrt;
  179. u8 cdne;
  180. u8 resv2[0x6];
  181. u16 intr;
  182. u8 resv3[0x6];
  183. u16 err;
  184. u8 resv4[0xD0];
  185. u8 dchpri0;
  186. u8 dchpri1;
  187. u8 dchpri2;
  188. u8 dchpri3;
  189. u8 dchpri4;
  190. u8 dchpri5;
  191. u8 dchpri6;
  192. u8 dchpri7;
  193. u8 dchpri8;
  194. u8 dchpri9;
  195. u8 dchpri10;
  196. u8 dchpri11;
  197. u8 dchpri12;
  198. u8 dchpri13;
  199. u8 dchpri14;
  200. u8 dchpri15;
  201. u8 resv5[0xEF0];
  202. u32 tcd0_saddr;
  203. u16 tcd0_attr;
  204. u16 tcd0_soff;
  205. u32 tcd0_nbytes;
  206. u32 tcd0_slast;
  207. u32 tcd0_daddr;
  208. union {
  209. u16 tcd0_citer_elink;
  210. u16 tcd0_citer;
  211. };
  212. u16 tcd0_doff;
  213. u32 tcd0_dlast_sga;
  214. union {
  215. u16 tcd0_biter_elink;
  216. u16 tcd0_biter;
  217. };
  218. u16 tcd0_csr;
  219. u32 tcd1_saddr;
  220. u16 tcd1_attr;
  221. u16 tcd1_soff;
  222. u32 tcd1_nbytes;
  223. u32 tcd1_slast;
  224. u32 tcd1_daddr;
  225. union {
  226. u16 tcd1_citer_elink;
  227. u16 tcd1_citer;
  228. };
  229. u16 tcd1_doff;
  230. u32 tcd1_dlast_sga;
  231. union {
  232. u16 tcd1_biter;
  233. u16 tcd1_biter_elink;
  234. };
  235. u16 tcd1_csr;
  236. u32 tcd2_saddr;
  237. u16 tcd2_attr;
  238. u16 tcd2_soff;
  239. u32 tcd2_nbytes;
  240. u32 tcd2_slast;
  241. u32 tcd2_daddr;
  242. union {
  243. u16 tcd2_citer;
  244. u16 tcd2_citer_elink;
  245. };
  246. u16 tcd2_doff;
  247. u32 tcd2_dlast_sga;
  248. union {
  249. u16 tcd2_biter_elink;
  250. u16 tcd2_biter;
  251. };
  252. u16 tcd2_csr;
  253. u32 tcd3_saddr;
  254. u16 tcd3_attr;
  255. u16 tcd3_soff;
  256. u32 tcd3_nbytes;
  257. u32 tcd3_slast;
  258. u32 tcd3_daddr;
  259. union {
  260. u16 tcd3_citer;
  261. u16 tcd3_citer_elink;
  262. };
  263. u16 tcd3_doff;
  264. u32 tcd3_dlast_sga;
  265. union {
  266. u16 tcd3_biter_elink;
  267. u16 tcd3_biter;
  268. };
  269. u16 tcd3_csr;
  270. u32 tcd4_saddr;
  271. u16 tcd4_attr;
  272. u16 tcd4_soff;
  273. u32 tcd4_nbytes;
  274. u32 tcd4_slast;
  275. u32 tcd4_daddr;
  276. union {
  277. u16 tcd4_citer;
  278. u16 tcd4_citer_elink;
  279. };
  280. u16 tcd4_doff;
  281. u32 tcd4_dlast_sga;
  282. union {
  283. u16 tcd4_biter;
  284. u16 tcd4_biter_elink;
  285. };
  286. u16 tcd4_csr;
  287. u32 tcd5_saddr;
  288. u16 tcd5_attr;
  289. u16 tcd5_soff;
  290. u32 tcd5_nbytes;
  291. u32 tcd5_slast;
  292. u32 tcd5_daddr;
  293. union {
  294. u16 tcd5_citer;
  295. u16 tcd5_citer_elink;
  296. };
  297. u16 tcd5_doff;
  298. u32 tcd5_dlast_sga;
  299. union {
  300. u16 tcd5_biter_elink;
  301. u16 tcd5_biter;
  302. };
  303. u16 tcd5_csr;
  304. u32 tcd6_saddr;
  305. u16 tcd6_attr;
  306. u16 tcd6_soff;
  307. u32 tcd6_nbytes;
  308. u32 tcd6_slast;
  309. u32 tcd6_daddr;
  310. union {
  311. u16 tcd6_citer;
  312. u16 tcd6_citer_elink;
  313. };
  314. u16 tcd6_doff;
  315. u32 tcd6_dlast_sga;
  316. union {
  317. u16 tcd6_biter_elink;
  318. u16 tcd6_biter;
  319. };
  320. u16 tcd6_csr;
  321. u32 tcd7_saddr;
  322. u16 tcd7_attr;
  323. u16 tcd7_soff;
  324. u32 tcd7_nbytes;
  325. u32 tcd7_slast;
  326. u32 tcd7_daddr;
  327. union {
  328. u16 tcd7_citer;
  329. u16 tcd7_citer_elink;
  330. };
  331. u16 tcd7_doff;
  332. u32 tcd7_dlast_sga;
  333. union {
  334. u16 tcd7_biter_elink;
  335. u16 tcd7_biter;
  336. };
  337. u16 tcd7_csr;
  338. u32 tcd8_saddr;
  339. u16 tcd8_attr;
  340. u16 tcd8_soff;
  341. u32 tcd8_nbytes;
  342. u32 tcd8_slast;
  343. u32 tcd8_daddr;
  344. union {
  345. u16 tcd8_citer;
  346. u16 tcd8_citer_elink;
  347. };
  348. u16 tcd8_doff;
  349. u32 tcd8_dlast_sga;
  350. union {
  351. u16 tcd8_biter_elink;
  352. u16 tcd8_biter;
  353. };
  354. u16 tcd8_csr;
  355. u32 tcd9_saddr;
  356. u16 tcd9_attr;
  357. u16 tcd9_soff;
  358. u32 tcd9_nbytes;
  359. u32 tcd9_slast;
  360. u32 tcd9_daddr;
  361. union {
  362. u16 tcd9_citer_elink;
  363. u16 tcd9_citer;
  364. };
  365. u16 tcd9_doff;
  366. u32 tcd9_dlast_sga;
  367. union {
  368. u16 tcd9_biter_elink;
  369. u16 tcd9_biter;
  370. };
  371. u16 tcd9_csr;
  372. u32 tcd10_saddr;
  373. u16 tcd10_attr;
  374. u16 tcd10_soff;
  375. u32 tcd10_nbytes;
  376. u32 tcd10_slast;
  377. u32 tcd10_daddr;
  378. union {
  379. u16 tcd10_citer_elink;
  380. u16 tcd10_citer;
  381. };
  382. u16 tcd10_doff;
  383. u32 tcd10_dlast_sga;
  384. union {
  385. u16 tcd10_biter;
  386. u16 tcd10_biter_elink;
  387. };
  388. u16 tcd10_csr;
  389. u32 tcd11_saddr;
  390. u16 tcd11_attr;
  391. u16 tcd11_soff;
  392. u32 tcd11_nbytes;
  393. u32 tcd11_slast;
  394. u32 tcd11_daddr;
  395. union {
  396. u16 tcd11_citer;
  397. u16 tcd11_citer_elink;
  398. };
  399. u16 tcd11_doff;
  400. u32 tcd11_dlast_sga;
  401. union {
  402. u16 tcd11_biter;
  403. u16 tcd11_biter_elink;
  404. };
  405. u16 tcd11_csr;
  406. u32 tcd12_saddr;
  407. u16 tcd12_attr;
  408. u16 tcd12_soff;
  409. u32 tcd12_nbytes;
  410. u32 tcd12_slast;
  411. u32 tcd12_daddr;
  412. union {
  413. u16 tcd12_citer;
  414. u16 tcd12_citer_elink;
  415. };
  416. u16 tcd12_doff;
  417. u32 tcd12_dlast_sga;
  418. union {
  419. u16 tcd12_biter;
  420. u16 tcd12_biter_elink;
  421. };
  422. u16 tcd12_csr;
  423. u32 tcd13_saddr;
  424. u16 tcd13_attr;
  425. u16 tcd13_soff;
  426. u32 tcd13_nbytes;
  427. u32 tcd13_slast;
  428. u32 tcd13_daddr;
  429. union {
  430. u16 tcd13_citer_elink;
  431. u16 tcd13_citer;
  432. };
  433. u16 tcd13_doff;
  434. u32 tcd13_dlast_sga;
  435. union {
  436. u16 tcd13_biter_elink;
  437. u16 tcd13_biter;
  438. };
  439. u16 tcd13_csr;
  440. u32 tcd14_saddr;
  441. u16 tcd14_attr;
  442. u16 tcd14_soff;
  443. u32 tcd14_nbytes;
  444. u32 tcd14_slast;
  445. u32 tcd14_daddr;
  446. union {
  447. u16 tcd14_citer;
  448. u16 tcd14_citer_elink;
  449. };
  450. u16 tcd14_doff;
  451. u32 tcd14_dlast_sga;
  452. union {
  453. u16 tcd14_biter_elink;
  454. u16 tcd14_biter;
  455. };
  456. u16 tcd14_csr;
  457. u32 tcd15_saddr;
  458. u16 tcd15_attr;
  459. u16 tcd15_soff;
  460. u32 tcd15_nbytes;
  461. u32 tcd15_slast;
  462. u32 tcd15_daddr;
  463. union {
  464. u16 tcd15_citer_elink;
  465. u16 tcd15_citer;
  466. };
  467. u16 tcd15_doff;
  468. u32 tcd15_dlast_sga;
  469. union {
  470. u16 tcd15_biter;
  471. u16 tcd15_biter_elink;
  472. };
  473. u16 tcd15_csr;
  474. } edma_t;
  475. /*********************************************************************
  476. * Interrupt Controller (INTC)
  477. *********************************************************************/
  478. typedef struct int0_ctrl {
  479. u32 iprh0; /* 0x00 Pending Register High */
  480. u32 iprl0; /* 0x04 Pending Register Low */
  481. u32 imrh0; /* 0x08 Mask Register High */
  482. u32 imrl0; /* 0x0C Mask Register Low */
  483. u32 frch0; /* 0x10 Force Register High */
  484. u32 frcl0; /* 0x14 Force Register Low */
  485. u16 res1; /* 0x18 - 0x19 */
  486. u16 icfg0; /* 0x1A Configuration Register */
  487. u8 simr0; /* 0x1C Set Interrupt Mask */
  488. u8 cimr0; /* 0x1D Clear Interrupt Mask */
  489. u8 clmask0; /* 0x1E Current Level Mask */
  490. u8 slmask; /* 0x1F Saved Level Mask */
  491. u32 res2[8]; /* 0x20 - 0x3F */
  492. u8 icr0[64]; /* 0x40 - 0x7F Control registers */
  493. u32 res3[24]; /* 0x80 - 0xDF */
  494. u8 swiack0; /* 0xE0 Software Interrupt Acknowledge */
  495. u8 res4[3]; /* 0xE1 - 0xE3 */
  496. u8 Lniack0_1; /* 0xE4 Level n interrupt acknowledge resister */
  497. u8 res5[3]; /* 0xE5 - 0xE7 */
  498. u8 Lniack0_2; /* 0xE8 Level n interrupt acknowledge resister */
  499. u8 res6[3]; /* 0xE9 - 0xEB */
  500. u8 Lniack0_3; /* 0xEC Level n interrupt acknowledge resister */
  501. u8 res7[3]; /* 0xED - 0xEF */
  502. u8 Lniack0_4; /* 0xF0 Level n interrupt acknowledge resister */
  503. u8 res8[3]; /* 0xF1 - 0xF3 */
  504. u8 Lniack0_5; /* 0xF4 Level n interrupt acknowledge resister */
  505. u8 res9[3]; /* 0xF5 - 0xF7 */
  506. u8 Lniack0_6; /* 0xF8 Level n interrupt acknowledge resister */
  507. u8 resa[3]; /* 0xF9 - 0xFB */
  508. u8 Lniack0_7; /* 0xFC Level n interrupt acknowledge resister */
  509. u8 resb[3]; /* 0xFD - 0xFF */
  510. } int0_t;
  511. typedef struct int1_ctrl {
  512. /* Interrupt Controller 1 */
  513. u32 iprh1; /* 0x00 Pending Register High */
  514. u32 iprl1; /* 0x04 Pending Register Low */
  515. u32 imrh1; /* 0x08 Mask Register High */
  516. u32 imrl1; /* 0x0C Mask Register Low */
  517. u32 frch1; /* 0x10 Force Register High */
  518. u32 frcl1; /* 0x14 Force Register Low */
  519. u16 res1; /* 0x18 */
  520. u16 icfg1; /* 0x1A Configuration Register */
  521. u8 simr1; /* 0x1C Set Interrupt Mask */
  522. u8 cimr1; /* 0x1D Clear Interrupt Mask */
  523. u16 res2; /* 0x1E - 0x1F */
  524. u32 res3[8]; /* 0x20 - 0x3F */
  525. u8 icr1[64]; /* 0x40 - 0x7F */
  526. u32 res4[24]; /* 0x80 - 0xDF */
  527. u8 swiack1; /* 0xE0 Software Interrupt Acknowledge */
  528. u8 res5[3]; /* 0xE1 - 0xE3 */
  529. u8 Lniack1_1; /* 0xE4 Level n interrupt acknowledge resister */
  530. u8 res6[3]; /* 0xE5 - 0xE7 */
  531. u8 Lniack1_2; /* 0xE8 Level n interrupt acknowledge resister */
  532. u8 res7[3]; /* 0xE9 - 0xEB */
  533. u8 Lniack1_3; /* 0xEC Level n interrupt acknowledge resister */
  534. u8 res8[3]; /* 0xED - 0xEF */
  535. u8 Lniack1_4; /* 0xF0 Level n interrupt acknowledge resister */
  536. u8 res9[3]; /* 0xF1 - 0xF3 */
  537. u8 Lniack1_5; /* 0xF4 Level n interrupt acknowledge resister */
  538. u8 resa[3]; /* 0xF5 - 0xF7 */
  539. u8 Lniack1_6; /* 0xF8 Level n interrupt acknowledge resister */
  540. u8 resb[3]; /* 0xF9 - 0xFB */
  541. u8 Lniack1_7; /* 0xFC Level n interrupt acknowledge resister */
  542. u8 resc[3]; /* 0xFD - 0xFF */
  543. } int1_t;
  544. /*********************************************************************
  545. * Global Interrupt Acknowledge (IACK)
  546. *********************************************************************/
  547. typedef struct iack {
  548. u8 resv0[0xE0];
  549. u8 gswiack;
  550. u8 resv1[0x3];
  551. u8 gl1iack;
  552. u8 resv2[0x3];
  553. u8 gl2iack;
  554. u8 resv3[0x3];
  555. u8 gl3iack;
  556. u8 resv4[0x3];
  557. u8 gl4iack;
  558. u8 resv5[0x3];
  559. u8 gl5iack;
  560. u8 resv6[0x3];
  561. u8 gl6iack;
  562. u8 resv7[0x3];
  563. u8 gl7iack;
  564. } iack_t;
  565. /*********************************************************************
  566. * DMA Serial Peripheral Interface (DSPI)
  567. *********************************************************************/
  568. typedef struct dspi {
  569. u32 dmcr;
  570. u8 resv0[0x4];
  571. u32 dtcr;
  572. u32 dctar0;
  573. u32 dctar1;
  574. u32 dctar2;
  575. u32 dctar3;
  576. u32 dctar4;
  577. u32 dctar5;
  578. u32 dctar6;
  579. u32 dctar7;
  580. u32 dsr;
  581. u32 dirsr;
  582. u32 dtfr;
  583. u32 drfr;
  584. u32 dtfdr0;
  585. u32 dtfdr1;
  586. u32 dtfdr2;
  587. u32 dtfdr3;
  588. u8 resv1[0x30];
  589. u32 drfdr0;
  590. u32 drfdr1;
  591. u32 drfdr2;
  592. u32 drfdr3;
  593. } dspi_t;
  594. /*********************************************************************
  595. * Edge Port Module (EPORT)
  596. *********************************************************************/
  597. typedef struct eport {
  598. u16 eppar;
  599. u8 epddr;
  600. u8 epier;
  601. u8 epdr;
  602. u8 eppdr;
  603. u8 epfr;
  604. } eport_t;
  605. /*********************************************************************
  606. * Watchdog Timer Modules (WTM)
  607. *********************************************************************/
  608. typedef struct wtm {
  609. u16 wcr;
  610. u16 wmr;
  611. u16 wcntr;
  612. u16 wsr;
  613. } wtm_t;
  614. /*********************************************************************
  615. * Serial Boot Facility (SBF)
  616. *********************************************************************/
  617. typedef struct sbf {
  618. u8 resv0[0x18];
  619. u16 sbfsr; /* Serial Boot Facility Status Register */
  620. u8 resv1[0x6];
  621. u16 sbfcr; /* Serial Boot Facility Control Register */
  622. } sbf_t;
  623. /*********************************************************************
  624. * Reset Controller Module (RCM)
  625. *********************************************************************/
  626. typedef struct rcm {
  627. u8 rcr;
  628. u8 rsr;
  629. } rcm_t;
  630. /*********************************************************************
  631. * Chip Configuration Module (CCM)
  632. *********************************************************************/
  633. typedef struct ccm {
  634. u8 ccm_resv0[0x4];
  635. u16 ccr; /* Chip Configuration Register (256 TEPBGA, Read-only) */
  636. u8 resv1[0x2];
  637. u16 rcon; /* Reset Configuration (256 TEPBGA, Read-only) */
  638. u16 cir; /* Chip Identification Register (Read-only) */
  639. u8 resv2[0x4];
  640. u16 misccr; /* Miscellaneous Control Register */
  641. u16 cdr; /* Clock Divider Register */
  642. u16 uocsr; /* USB On-the-Go Controller Status Register */
  643. } ccm_t;
  644. /*********************************************************************
  645. * General Purpose I/O Module (GPIO)
  646. *********************************************************************/
  647. typedef struct gpio {
  648. u8 podr_fec0h; /* FEC0 High Port Output Data Register */
  649. u8 podr_fec0l; /* FEC0 Low Port Output Data Register */
  650. u8 podr_ssi; /* SSI Port Output Data Register */
  651. u8 podr_fbctl; /* Flexbus Control Port Output Data Register */
  652. u8 podr_be; /* Flexbus Byte Enable Port Output Data Register */
  653. u8 podr_cs; /* Flexbus Chip-Select Port Output Data Register */
  654. u8 podr_dma; /* DMA Port Output Data Register */
  655. u8 podr_feci2c; /* FEC1 / I2C Port Output Data Register */
  656. u8 resv0[0x1];
  657. u8 podr_uart; /* UART Port Output Data Register */
  658. u8 podr_dspi; /* DSPI Port Output Data Register */
  659. u8 podr_timer; /* Timer Port Output Data Register */
  660. u8 podr_pci; /* PCI Port Output Data Register */
  661. u8 podr_usb; /* USB Port Output Data Register */
  662. u8 podr_atah; /* ATA High Port Output Data Register */
  663. u8 podr_atal; /* ATA Low Port Output Data Register */
  664. u8 podr_fec1h; /* FEC1 High Port Output Data Register */
  665. u8 podr_fec1l; /* FEC1 Low Port Output Data Register */
  666. u8 resv1[0x2];
  667. u8 podr_fbadh; /* Flexbus AD High Port Output Data Register */
  668. u8 podr_fbadmh; /* Flexbus AD Med-High Port Output Data Register */
  669. u8 podr_fbadml; /* Flexbus AD Med-Low Port Output Data Register */
  670. u8 podr_fbadl; /* Flexbus AD Low Port Output Data Register */
  671. u8 pddr_fec0h; /* FEC0 High Port Data Direction Register */
  672. u8 pddr_fec0l; /* FEC0 Low Port Data Direction Register */
  673. u8 pddr_ssi; /* SSI Port Data Direction Register */
  674. u8 pddr_fbctl; /* Flexbus Control Port Data Direction Register */
  675. u8 pddr_be; /* Flexbus Byte Enable Port Data Direction Register */
  676. u8 pddr_cs; /* Flexbus Chip-Select Port Data Direction Register */
  677. u8 pddr_dma; /* DMA Port Data Direction Register */
  678. u8 pddr_feci2c; /* FEC1 / I2C Port Data Direction Register */
  679. u8 resv2[0x1];
  680. u8 pddr_uart; /* UART Port Data Direction Register */
  681. u8 pddr_dspi; /* DSPI Port Data Direction Register */
  682. u8 pddr_timer; /* Timer Port Data Direction Register */
  683. u8 pddr_pci; /* PCI Port Data Direction Register */
  684. u8 pddr_usb; /* USB Port Data Direction Register */
  685. u8 pddr_atah; /* ATA High Port Data Direction Register */
  686. u8 pddr_atal; /* ATA Low Port Data Direction Register */
  687. u8 pddr_fec1h; /* FEC1 High Port Data Direction Register */
  688. u8 pddr_fec1l; /* FEC1 Low Port Data Direction Register */
  689. u8 resv3[0x2];
  690. u8 pddr_fbadh; /* Flexbus AD High Port Data Direction Register */
  691. u8 pddr_fbadmh; /* Flexbus AD Med-High Port Data Direction Register */
  692. u8 pddr_fbadml; /* Flexbus AD Med-Low Port Data Direction Register */
  693. u8 pddr_fbadl; /* Flexbus AD Low Port Data Direction Register */
  694. u8 ppdsdr_fec0h; /* FEC0 High Port Pin Data/Set Data Register */
  695. u8 ppdsdr_fec0l; /* FEC0 Low Port Clear Output Data Register */
  696. u8 ppdsdr_ssi; /* SSI Port Pin Data/Set Data Register */
  697. u8 ppdsdr_fbctl; /* Flexbus Control Port Pin Data/Set Data Register */
  698. u8 ppdsdr_be; /* Flexbus Byte Enable Port Pin Data/Set Data Register */
  699. u8 ppdsdr_cs; /* Flexbus Chip-Select Port Pin Data/Set Data Register */
  700. u8 ppdsdr_dma; /* DMA Port Pin Data/Set Data Register */
  701. u8 ppdsdr_feci2c; /* FEC1 / I2C Port Pin Data/Set Data Register */
  702. u8 resv4[0x1];
  703. u8 ppdsdr_uart; /* UART Port Pin Data/Set Data Register */
  704. u8 ppdsdr_dspi; /* DSPI Port Pin Data/Set Data Register */
  705. u8 ppdsdr_timer; /* FTimer Port Pin Data/Set Data Register */
  706. u8 ppdsdr_pci; /* PCI Port Pin Data/Set Data Register */
  707. u8 ppdsdr_usb; /* USB Port Pin Data/Set Data Register */
  708. u8 ppdsdr_atah; /* ATA High Port Pin Data/Set Data Register */
  709. u8 ppdsdr_atal; /* ATA Low Port Pin Data/Set Data Register */
  710. u8 ppdsdr_fec1h; /* FEC1 High Port Pin Data/Set Data Register */
  711. u8 ppdsdr_fec1l; /* FEC1 Low Port Pin Data/Set Data Register */
  712. u8 resv5[0x2];
  713. u8 ppdsdr_fbadh; /* Flexbus AD High Port Pin Data/Set Data Register */
  714. u8 ppdsdr_fbadmh; /* Flexbus AD Med-High Port Pin Data/Set Data Register */
  715. u8 ppdsdr_fbadml; /* Flexbus AD Med-Low Port Pin Data/Set Data Register */
  716. u8 ppdsdr_fbadl; /* Flexbus AD Low Port Pin Data/Set Data Register */
  717. u8 pclrr_fec0h; /* FEC0 High Port Clear Output Data Register */
  718. u8 pclrr_fec0l; /* FEC0 Low Port Pin Data/Set Data Register */
  719. u8 pclrr_ssi; /* SSI Port Clear Output Data Register */
  720. u8 pclrr_fbctl; /* Flexbus Control Port Clear Output Data Register */
  721. u8 pclrr_be; /* Flexbus Byte Enable Port Clear Output Data Register */
  722. u8 pclrr_cs; /* Flexbus Chip-Select Port Clear Output Data Register */
  723. u8 pclrr_dma; /* DMA Port Clear Output Data Register */
  724. u8 pclrr_feci2c; /* FEC1 / I2C Port Clear Output Data Register */
  725. u8 resv6[0x1];
  726. u8 pclrr_uart; /* UART Port Clear Output Data Register */
  727. u8 pclrr_dspi; /* DSPI Port Clear Output Data Register */
  728. u8 pclrr_timer; /* Timer Port Clear Output Data Register */
  729. u8 pclrr_pci; /* PCI Port Clear Output Data Register */
  730. u8 pclrr_usb; /* USB Port Clear Output Data Register */
  731. u8 pclrr_atah; /* ATA High Port Clear Output Data Register */
  732. u8 pclrr_atal; /* ATA Low Port Clear Output Data Register */
  733. u8 pclrr_fec1h; /* FEC1 High Port Clear Output Data Register */
  734. u8 pclrr_fec1l; /* FEC1 Low Port Clear Output Data Register */
  735. u8 resv7[0x2];
  736. u8 pclrr_fbadh; /* Flexbus AD High Port Clear Output Data Register */
  737. u8 pclrr_fbadmh; /* Flexbus AD Med-High Port Clear Output Data Register */
  738. u8 pclrr_fbadml; /* Flexbus AD Med-Low Port Clear Output Data Register */
  739. u8 pclrr_fbadl; /* Flexbus AD Low Port Clear Output Data Register */
  740. u8 par_fec; /* FEC Pin Assignment Register */
  741. u8 par_dma; /* DMA Pin Assignment Register */
  742. u8 par_fbctl; /* Flexbus Control Pin Assignment Register */
  743. u8 par_dspi; /* DSPI Pin Assignment Register */
  744. u8 par_be; /* Flexbus Byte-Enable Pin Assignment Register */
  745. u8 par_cs; /* Flexbus Chip-Select Pin Assignment Register */
  746. u8 par_timer; /* Time Pin Assignment Register */
  747. u8 par_usb; /* USB Pin Assignment Register */
  748. u8 resv8[0x1];
  749. u8 par_uart; /* UART Pin Assignment Register */
  750. u16 par_feci2c; /* FEC / I2C Pin Assignment Register */
  751. u16 par_ssi; /* SSI Pin Assignment Register */
  752. u16 par_ata; /* ATA Pin Assignment Register */
  753. u8 par_irq; /* IRQ Pin Assignment Register */
  754. u8 resv9[0x1];
  755. u16 par_pci; /* PCI Pin Assignment Register */
  756. u8 mscr_sdram; /* SDRAM Mode Select Control Register */
  757. u8 mscr_pci; /* PCI Mode Select Control Register */
  758. u8 resv10[0x2];
  759. u8 dscr_i2c; /* I2C Drive Strength Control Register */
  760. u8 dscr_flexbus; /* FLEXBUS Drive Strength Control Register */
  761. u8 dscr_fec; /* FEC Drive Strength Control Register */
  762. u8 dscr_uart; /* UART Drive Strength Control Register */
  763. u8 dscr_dspi; /* DSPI Drive Strength Control Register */
  764. u8 dscr_timer; /* TIMER Drive Strength Control Register */
  765. u8 dscr_ssi; /* SSI Drive Strength Control Register */
  766. u8 dscr_dma; /* DMA Drive Strength Control Register */
  767. u8 dscr_debug; /* DEBUG Drive Strength Control Register */
  768. u8 dscr_reset; /* RESET Drive Strength Control Register */
  769. u8 dscr_irq; /* IRQ Drive Strength Control Register */
  770. u8 dscr_usb; /* USB Drive Strength Control Register */
  771. u8 dscr_ata; /* ATA Drive Strength Control Register */
  772. } gpio_t;
  773. /*********************************************************************
  774. * Random Number Generator (RNG)
  775. *********************************************************************/
  776. typedef struct rng {
  777. u32 rngcr;
  778. u32 rngsr;
  779. u32 rnger;
  780. u32 rngout;
  781. } rng_t;
  782. /*********************************************************************
  783. * SDRAM Controller (SDRAMC)
  784. *********************************************************************/
  785. typedef struct sdramc {
  786. u32 sdmr; /* SDRAM Mode/Extended Mode Register */
  787. u32 sdcr; /* SDRAM Control Register */
  788. u32 sdcfg1; /* SDRAM Configuration Register 1 */
  789. u32 sdcfg2; /* SDRAM Chip Select Register */
  790. u8 resv0[0x100];
  791. u32 sdcs0; /* SDRAM Mode/Extended Mode Register */
  792. u32 sdcs1; /* SDRAM Mode/Extended Mode Register */
  793. } sdramc_t;
  794. /*********************************************************************
  795. * Synchronous Serial Interface (SSI)
  796. *********************************************************************/
  797. typedef struct ssi {
  798. u32 tx0;
  799. u32 tx1;
  800. u32 rx0;
  801. u32 rx1;
  802. u32 cr;
  803. u32 isr;
  804. u32 ier;
  805. u32 tcr;
  806. u32 rcr;
  807. u32 ccr;
  808. u8 resv0[0x4];
  809. u32 fcsr;
  810. u8 resv1[0x8];
  811. u32 acr;
  812. u32 acadd;
  813. u32 acdat;
  814. u32 atag;
  815. u32 tmask;
  816. u32 rmask;
  817. } ssi_t;
  818. /*********************************************************************
  819. * Phase Locked Loop (PLL)
  820. *********************************************************************/
  821. typedef struct pll {
  822. u32 pcr; /* PLL Control Register */
  823. u32 psr; /* PLL Status Register */
  824. } pll_t;
  825. typedef struct pci {
  826. u32 idr; /* 0x00 Device Id / Vendor Id Register */
  827. u32 scr; /* 0x04 Status / command Register */
  828. u32 ccrir; /* 0x08 Class Code / Revision Id Register */
  829. u32 cr1; /* 0x0c Configuration 1 Register */
  830. u32 bar0; /* 0x10 Base address register 0 Register */
  831. u32 bar1; /* 0x14 Base address register 1 Register */
  832. u32 bar2; /* 0x18 Base address register 2 Register */
  833. u32 bar3; /* 0x1c Base address register 3 Register */
  834. u32 bar4; /* 0x20 Base address register 4 Register */
  835. u32 bar5; /* 0x24 Base address register 5 Register */
  836. u32 ccpr; /* 0x28 Cardbus CIS Pointer Register */
  837. u32 sid; /* 0x2c Subsystem ID / Subsystem Vendor ID Register */
  838. u32 erbar; /* 0x30 Expansion ROM Base Address Register */
  839. u32 cpr; /* 0x34 Capabilities Pointer Register */
  840. u32 rsvd1; /* 0x38 */
  841. u32 cr2; /* 0x3c Configuration Register 2 */
  842. u32 rsvd2[8]; /* 0x40 - 0x5f */
  843. /* General control / status registers */
  844. u32 gscr; /* 0x60 Global Status / Control Register */
  845. u32 tbatr0a; /* 0x64 Target Base Address Translation Register 0 */
  846. u32 tbatr1a; /* 0x68 Target Base Address Translation Register 1 */
  847. u32 tcr1; /* 0x6c Target Control 1 Register */
  848. u32 iw0btar; /* 0x70 Initiator Window 0 Base/Translation addr */
  849. u32 iw1btar; /* 0x74 Initiator Window 1 Base/Translation addr */
  850. u32 iw2btar; /* 0x78 Initiator Window 2 Base/Translation addr */
  851. u32 rsvd3; /* 0x7c */
  852. u32 iwcr; /* 0x80 Initiator Window Configuration Register */
  853. u32 icr; /* 0x84 Initiator Control Register */
  854. u32 isr; /* 0x88 Initiator Status Register */
  855. u32 tcr2; /* 0x8c Target Control 2 Register */
  856. u32 tbatr0; /* 0x90 Target Base Address Translation Register 0 */
  857. u32 tbatr1; /* 0x94 Target Base Address Translation Register 1 */
  858. u32 tbatr2; /* 0x98 Target Base Address Translation Register 2 */
  859. u32 tbatr3; /* 0x9c Target Base Address Translation Register 3 */
  860. u32 tbatr4; /* 0xa0 Target Base Address Translation Register 4 */
  861. u32 tbatr5; /* 0xa4 Target Base Address Translation Register 5 */
  862. u32 intr; /* 0xa8 Interrupt Register */
  863. u32 rsvd4[19]; /* 0xac - 0xf7 */
  864. u32 car; /* 0xf8 Configuration Address Register */
  865. } pci_t;
  866. typedef struct pci_arbiter {
  867. /* Pci Arbiter Registers */
  868. union {
  869. u32 acr; /* Arbiter Control Register */
  870. u32 asr; /* Arbiter Status Register */
  871. };
  872. } pciarb_t;
  873. /* Register read/write struct */
  874. typedef struct scm1 {
  875. u32 mpr; /* 0x00 Master Privilege Register */
  876. u32 rsvd1[7];
  877. u32 pacra; /* 0x20 Peripheral Access Control Register A */
  878. u32 pacrb; /* 0x24 Peripheral Access Control Register B */
  879. u32 pacrc; /* 0x28 Peripheral Access Control Register C */
  880. u32 pacrd; /* 0x2C Peripheral Access Control Register D */
  881. u32 rsvd2[4];
  882. u32 pacre; /* 0x40 Peripheral Access Control Register E */
  883. u32 pacrf; /* 0x44 Peripheral Access Control Register F */
  884. u32 pacrg; /* 0x48 Peripheral Access Control Register G */
  885. } scm1_t;
  886. /********************************************************************/
  887. typedef struct rtcex {
  888. u32 rsvd1[3];
  889. u32 gocu;
  890. u32 gocl;
  891. } rtcex_t;
  892. #endif /* __IMMAP_5445X__ */