4xx_enet.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <asm/io.h>
  84. #include <asm/cache.h>
  85. #include <asm/mmu.h>
  86. #include <commproc.h>
  87. #include <ppc4xx.h>
  88. #include <ppc4xx_enet.h>
  89. #include <405_mal.h>
  90. #include <miiphy.h>
  91. #include <malloc.h>
  92. #include <asm/ppc4xx-intvec.h>
  93. /*
  94. * Only compile for platform with AMCC EMAC ethernet controller and
  95. * network support enabled.
  96. * Remark: CONFIG_405 describes Xilinx PPC405 FPGA without EMAC controller!
  97. */
  98. #if defined(CONFIG_CMD_NET) && !defined(CONFIG_405) && !defined(CONFIG_IOP480)
  99. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  100. #error "CONFIG_MII has to be defined!"
  101. #endif
  102. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  103. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  104. #endif
  105. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  106. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  107. /* Ethernet Transmit and Receive Buffers */
  108. /* AS.HARNOIS
  109. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  110. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  111. */
  112. #define ENET_MAX_MTU PKTSIZE
  113. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  114. /*-----------------------------------------------------------------------------+
  115. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  116. * Interrupt Controller).
  117. *-----------------------------------------------------------------------------*/
  118. #define MAL_UIC_ERR ( UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  119. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  120. #define EMAC_UIC_DEF UIC_ENET
  121. #define EMAC_UIC_DEF1 UIC_ENET1
  122. #define SEL_UIC_DEF(p) (p ? UIC_ENET1 : UIC_ENET )
  123. #undef INFO_4XX_ENET
  124. #define BI_PHYMODE_NONE 0
  125. #define BI_PHYMODE_ZMII 1
  126. #define BI_PHYMODE_RGMII 2
  127. #define BI_PHYMODE_GMII 3
  128. #define BI_PHYMODE_RTBI 4
  129. #define BI_PHYMODE_TBI 5
  130. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  131. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  132. defined(CONFIG_405EX)
  133. #define BI_PHYMODE_SMII 6
  134. #define BI_PHYMODE_MII 7
  135. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  136. #define BI_PHYMODE_RMII 8
  137. #endif
  138. #endif
  139. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  140. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  141. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  142. defined(CONFIG_405EX)
  143. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  144. #endif
  145. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  146. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  147. #endif
  148. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  149. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  150. #else
  151. #define MAL_RX_CHAN_MUL 1
  152. #endif
  153. /*-----------------------------------------------------------------------------+
  154. * Global variables. TX and RX descriptors and buffers.
  155. *-----------------------------------------------------------------------------*/
  156. /* IER globals */
  157. static uint32_t mal_ier;
  158. #if !defined(CONFIG_NET_MULTI)
  159. struct eth_device *emac0_dev = NULL;
  160. #endif
  161. /*
  162. * Get count of EMAC devices (doesn't have to be the max. possible number
  163. * supported by the cpu)
  164. *
  165. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  166. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  167. * 405EX/405EXr eval board, using the same binary.
  168. */
  169. #if defined(CONFIG_BOARD_EMAC_COUNT)
  170. #define LAST_EMAC_NUM board_emac_count()
  171. #else /* CONFIG_BOARD_EMAC_COUNT */
  172. #if defined(CONFIG_HAS_ETH3)
  173. #define LAST_EMAC_NUM 4
  174. #elif defined(CONFIG_HAS_ETH2)
  175. #define LAST_EMAC_NUM 3
  176. #elif defined(CONFIG_HAS_ETH1)
  177. #define LAST_EMAC_NUM 2
  178. #else
  179. #define LAST_EMAC_NUM 1
  180. #endif
  181. #endif /* CONFIG_BOARD_EMAC_COUNT */
  182. /* normal boards start with EMAC0 */
  183. #if !defined(CONFIG_EMAC_NR_START)
  184. #define CONFIG_EMAC_NR_START 0
  185. #endif
  186. #if defined(CONFIG_405EX) || defined(CONFIG_440EPX)
  187. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev)))
  188. #else
  189. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * 2))
  190. #endif
  191. #define MAL_RX_DESC_SIZE 2048
  192. #define MAL_TX_DESC_SIZE 2048
  193. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  194. /*-----------------------------------------------------------------------------+
  195. * Prototypes and externals.
  196. *-----------------------------------------------------------------------------*/
  197. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  198. int enetInt (struct eth_device *dev);
  199. static void mal_err (struct eth_device *dev, unsigned long isr,
  200. unsigned long uic, unsigned long maldef,
  201. unsigned long mal_errr);
  202. static void emac_err (struct eth_device *dev, unsigned long isr);
  203. extern int phy_setup_aneg (char *devname, unsigned char addr);
  204. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  205. unsigned char reg, unsigned short *value);
  206. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  207. unsigned char reg, unsigned short value);
  208. int board_emac_count(void);
  209. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  210. {
  211. #if defined(CONFIG_440SPE) || \
  212. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  213. defined(CONFIG_405EX)
  214. u32 val;
  215. mfsdr(sdr_mfr, val);
  216. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  217. mtsdr(sdr_mfr, val);
  218. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  219. u32 val;
  220. mfsdr(SDR0_ETH_CFG, val);
  221. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  222. mtsdr(SDR0_ETH_CFG, val);
  223. #endif
  224. }
  225. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  226. {
  227. #if defined(CONFIG_440SPE) || \
  228. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  229. defined(CONFIG_405EX)
  230. u32 val;
  231. mfsdr(sdr_mfr, val);
  232. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  233. mtsdr(sdr_mfr, val);
  234. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  235. u32 val;
  236. mfsdr(SDR0_ETH_CFG, val);
  237. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  238. mtsdr(SDR0_ETH_CFG, val);
  239. #endif
  240. }
  241. /*-----------------------------------------------------------------------------+
  242. | ppc_4xx_eth_halt
  243. | Disable MAL channel, and EMACn
  244. +-----------------------------------------------------------------------------*/
  245. static void ppc_4xx_eth_halt (struct eth_device *dev)
  246. {
  247. EMAC_4XX_HW_PST hw_p = dev->priv;
  248. uint32_t failsafe = 10000;
  249. out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  250. /* 1st reset MAL channel */
  251. /* Note: writing a 0 to a channel has no effect */
  252. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  253. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  254. #else
  255. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  256. #endif
  257. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  258. /* wait for reset */
  259. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  260. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  261. failsafe--;
  262. if (failsafe == 0)
  263. break;
  264. }
  265. /* provide clocks for EMAC internal loopback */
  266. emac_loopback_enable(hw_p);
  267. /* EMAC RESET */
  268. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  269. /* remove clocks for EMAC internal loopback */
  270. emac_loopback_disable(hw_p);
  271. #ifndef CONFIG_NETCONSOLE
  272. hw_p->print_speed = 1; /* print speed message again next time */
  273. #endif
  274. return;
  275. }
  276. #if defined (CONFIG_440GX)
  277. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  278. {
  279. unsigned long pfc1;
  280. unsigned long zmiifer;
  281. unsigned long rmiifer;
  282. mfsdr(sdr_pfc1, pfc1);
  283. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  284. zmiifer = 0;
  285. rmiifer = 0;
  286. switch (pfc1) {
  287. case 1:
  288. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  289. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  290. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  291. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  292. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  293. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  294. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  295. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  296. break;
  297. case 2:
  298. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  299. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  300. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  301. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  302. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  303. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  304. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  305. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  306. break;
  307. case 3:
  308. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  309. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  310. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  311. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  312. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  313. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  314. break;
  315. case 4:
  316. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  317. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  318. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  319. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  320. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  321. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  322. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  323. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  324. break;
  325. case 5:
  326. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  327. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  328. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  329. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  330. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  331. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  332. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  333. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  334. break;
  335. case 6:
  336. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  337. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  338. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  339. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  340. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  341. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  342. break;
  343. case 0:
  344. default:
  345. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  346. rmiifer = 0x0;
  347. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  348. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  349. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  350. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  351. break;
  352. }
  353. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  354. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  355. out_be32((void *)ZMII_FER, zmiifer);
  356. out_be32((void *)RGMII_FER, rmiifer);
  357. return ((int)pfc1);
  358. }
  359. #endif /* CONFIG_440_GX */
  360. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  361. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  362. {
  363. unsigned long zmiifer=0x0;
  364. unsigned long pfc1;
  365. mfsdr(sdr_pfc1, pfc1);
  366. pfc1 &= SDR0_PFC1_SELECT_MASK;
  367. switch (pfc1) {
  368. case SDR0_PFC1_SELECT_CONFIG_2:
  369. /* 1 x GMII port */
  370. out_be32((void *)ZMII_FER, 0x00);
  371. out_be32((void *)RGMII_FER, 0x00000037);
  372. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  373. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  374. break;
  375. case SDR0_PFC1_SELECT_CONFIG_4:
  376. /* 2 x RGMII ports */
  377. out_be32((void *)ZMII_FER, 0x00);
  378. out_be32((void *)RGMII_FER, 0x00000055);
  379. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  380. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  381. break;
  382. case SDR0_PFC1_SELECT_CONFIG_6:
  383. /* 2 x SMII ports */
  384. out_be32((void *)ZMII_FER,
  385. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  386. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  387. out_be32((void *)RGMII_FER, 0x00000000);
  388. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  389. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  390. break;
  391. case SDR0_PFC1_SELECT_CONFIG_1_2:
  392. /* only 1 x MII supported */
  393. out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  394. out_be32((void *)RGMII_FER, 0x00000000);
  395. bis->bi_phymode[0] = BI_PHYMODE_MII;
  396. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  397. break;
  398. default:
  399. break;
  400. }
  401. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  402. zmiifer = in_be32((void *)ZMII_FER);
  403. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  404. out_be32((void *)ZMII_FER, zmiifer);
  405. return ((int)0x0);
  406. }
  407. #endif /* CONFIG_440EPX */
  408. #if defined(CONFIG_405EX)
  409. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  410. {
  411. u32 gmiifer = 0;
  412. /*
  413. * Right now only 2*RGMII is supported. Please extend when needed.
  414. * sr - 2007-09-19
  415. */
  416. switch (1) {
  417. case 1:
  418. /* 2 x RGMII ports */
  419. out_be32((void *)RGMII_FER, 0x00000055);
  420. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  421. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  422. break;
  423. case 2:
  424. /* 2 x SMII ports */
  425. break;
  426. default:
  427. break;
  428. }
  429. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  430. gmiifer = in_be32((void *)RGMII_FER);
  431. gmiifer |= (1 << (19-devnum));
  432. out_be32((void *)RGMII_FER, gmiifer);
  433. return ((int)0x0);
  434. }
  435. #endif /* CONFIG_405EX */
  436. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  437. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  438. {
  439. u32 eth_cfg;
  440. u32 zmiifer; /* ZMII0_FER reg. */
  441. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  442. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  443. zmiifer = 0;
  444. rmiifer = 0;
  445. rmiifer1 = 0;
  446. /* TODO:
  447. * NOTE: 460GT has 2 RGMII bridge cores:
  448. * emac0 ------ RGMII0_BASE
  449. * |
  450. * emac1 -----+
  451. *
  452. * emac2 ------ RGMII1_BASE
  453. * |
  454. * emac3 -----+
  455. *
  456. * 460EX has 1 RGMII bridge core:
  457. * and RGMII1_BASE is disabled
  458. * emac0 ------ RGMII0_BASE
  459. * |
  460. * emac1 -----+
  461. */
  462. /*
  463. * Right now only 2*RGMII is supported. Please extend when needed.
  464. * sr - 2008-02-19
  465. */
  466. switch (9) {
  467. case 1:
  468. /* 1 MII - 460EX */
  469. /* GMC0 EMAC4_0, ZMII Bridge */
  470. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  471. bis->bi_phymode[0] = BI_PHYMODE_MII;
  472. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  473. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  474. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  475. break;
  476. case 2:
  477. /* 2 MII - 460GT */
  478. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  479. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  480. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  481. bis->bi_phymode[0] = BI_PHYMODE_MII;
  482. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  483. bis->bi_phymode[2] = BI_PHYMODE_MII;
  484. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  485. break;
  486. case 3:
  487. /* 2 RMII - 460EX */
  488. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  489. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  490. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  491. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  492. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  493. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  494. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  495. break;
  496. case 4:
  497. /* 4 RMII - 460GT */
  498. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  499. /* ZMII Bridge */
  500. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  501. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  502. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  503. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  504. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  505. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  506. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  507. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  508. break;
  509. case 5:
  510. /* 2 SMII - 460EX */
  511. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  512. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  513. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  514. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  515. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  516. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  517. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  518. break;
  519. case 6:
  520. /* 4 SMII - 460GT */
  521. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  522. /* ZMII Bridge */
  523. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  524. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  525. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  526. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  527. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  528. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  529. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  530. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  531. break;
  532. case 7:
  533. /* This is the default mode that we want for board bringup - Maple */
  534. /* 1 GMII - 460EX */
  535. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  536. rmiifer |= RGMII_FER_MDIO(0);
  537. if (devnum == 0) {
  538. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  539. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  540. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  541. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  542. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  543. } else {
  544. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  545. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  546. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  547. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  548. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  549. }
  550. break;
  551. case 8:
  552. /* 2 GMII - 460GT */
  553. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  554. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  555. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  556. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  557. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  558. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  559. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  560. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  561. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  562. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  563. break;
  564. case 9:
  565. /* 2 RGMII - 460EX */
  566. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  567. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  568. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  569. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  570. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  571. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  572. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  573. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  574. break;
  575. case 10:
  576. /* 4 RGMII - 460GT */
  577. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  578. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  579. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  580. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  581. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  582. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  583. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  584. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  585. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  586. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  587. break;
  588. default:
  589. break;
  590. }
  591. /* Set EMAC for MDIO */
  592. mfsdr(SDR0_ETH_CFG, eth_cfg);
  593. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  594. mtsdr(SDR0_ETH_CFG, eth_cfg);
  595. out_be32((void *)RGMII_FER, rmiifer);
  596. #if defined(CONFIG_460GT)
  597. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  598. #endif
  599. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  600. mfsdr(SDR0_ETH_CFG, eth_cfg);
  601. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  602. mtsdr(SDR0_ETH_CFG, eth_cfg);
  603. return 0;
  604. }
  605. #endif /* CONFIG_460EX || CONFIG_460GT */
  606. static inline void *malloc_aligned(u32 size, u32 align)
  607. {
  608. return (void *)(((u32)malloc(size + align) + align - 1) &
  609. ~(align - 1));
  610. }
  611. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  612. {
  613. int i;
  614. unsigned long reg = 0;
  615. unsigned long msr;
  616. unsigned long speed;
  617. unsigned long duplex;
  618. unsigned long failsafe;
  619. unsigned mode_reg;
  620. unsigned short devnum;
  621. unsigned short reg_short;
  622. #if defined(CONFIG_440GX) || \
  623. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  624. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  625. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  626. defined(CONFIG_405EX)
  627. sys_info_t sysinfo;
  628. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  629. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  630. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  631. defined(CONFIG_405EX)
  632. int ethgroup = -1;
  633. #endif
  634. #endif
  635. u32 bd_cached;
  636. u32 bd_uncached = 0;
  637. #ifdef CONFIG_4xx_DCACHE
  638. static u32 last_used_ea = 0;
  639. #endif
  640. EMAC_4XX_HW_PST hw_p = dev->priv;
  641. /* before doing anything, figure out if we have a MAC address */
  642. /* if not, bail */
  643. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  644. printf("ERROR: ethaddr not set!\n");
  645. return -1;
  646. }
  647. #if defined(CONFIG_440GX) || \
  648. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  649. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  650. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  651. defined(CONFIG_405EX)
  652. /* Need to get the OPB frequency so we can access the PHY */
  653. get_sys_info (&sysinfo);
  654. #endif
  655. msr = mfmsr ();
  656. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  657. devnum = hw_p->devnum;
  658. #ifdef INFO_4XX_ENET
  659. /* AS.HARNOIS
  660. * We should have :
  661. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  662. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  663. * is possible that new packets (without relationship with
  664. * current transfer) have got the time to arrived before
  665. * netloop calls eth_halt
  666. */
  667. printf ("About preceeding transfer (eth%d):\n"
  668. "- Sent packet number %d\n"
  669. "- Received packet number %d\n"
  670. "- Handled packet number %d\n",
  671. hw_p->devnum,
  672. hw_p->stats.pkts_tx,
  673. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  674. hw_p->stats.pkts_tx = 0;
  675. hw_p->stats.pkts_rx = 0;
  676. hw_p->stats.pkts_handled = 0;
  677. hw_p->print_speed = 1; /* print speed message again next time */
  678. #endif
  679. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  680. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  681. hw_p->rx_slot = 0; /* MAL Receive Slot */
  682. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  683. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  684. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  685. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  686. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  687. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  688. /* set RMII mode */
  689. /* NOTE: 440GX spec states that mode is mutually exclusive */
  690. /* NOTE: Therefore, disable all other EMACS, since we handle */
  691. /* NOTE: only one emac at a time */
  692. reg = 0;
  693. out_be32((void *)ZMII_FER, 0);
  694. udelay (100);
  695. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  696. out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  697. #elif defined(CONFIG_440GX) || \
  698. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  699. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  700. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  701. #endif
  702. out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  703. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  704. #if defined(CONFIG_405EX)
  705. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  706. #endif
  707. sync();
  708. /* provide clocks for EMAC internal loopback */
  709. emac_loopback_enable(hw_p);
  710. /* EMAC RESET */
  711. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  712. /* remove clocks for EMAC internal loopback */
  713. emac_loopback_disable(hw_p);
  714. failsafe = 1000;
  715. while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  716. udelay (1000);
  717. failsafe--;
  718. }
  719. if (failsafe <= 0)
  720. printf("\nProblem resetting EMAC!\n");
  721. #if defined(CONFIG_440GX) || \
  722. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  723. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  724. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  725. defined(CONFIG_405EX)
  726. /* Whack the M1 register */
  727. mode_reg = 0x0;
  728. mode_reg &= ~0x00000038;
  729. if (sysinfo.freqOPB <= 50000000);
  730. else if (sysinfo.freqOPB <= 66666667)
  731. mode_reg |= EMAC_M1_OBCI_66;
  732. else if (sysinfo.freqOPB <= 83333333)
  733. mode_reg |= EMAC_M1_OBCI_83;
  734. else if (sysinfo.freqOPB <= 100000000)
  735. mode_reg |= EMAC_M1_OBCI_100;
  736. else
  737. mode_reg |= EMAC_M1_OBCI_GT100;
  738. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  739. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  740. /* wait for PHY to complete auto negotiation */
  741. reg_short = 0;
  742. #ifndef CONFIG_CS8952_PHY
  743. switch (devnum) {
  744. case 0:
  745. reg = CONFIG_PHY_ADDR;
  746. break;
  747. #if defined (CONFIG_PHY1_ADDR)
  748. case 1:
  749. reg = CONFIG_PHY1_ADDR;
  750. break;
  751. #endif
  752. #if defined (CONFIG_440GX)
  753. case 2:
  754. reg = CONFIG_PHY2_ADDR;
  755. break;
  756. case 3:
  757. reg = CONFIG_PHY3_ADDR;
  758. break;
  759. #endif
  760. default:
  761. reg = CONFIG_PHY_ADDR;
  762. break;
  763. }
  764. bis->bi_phynum[devnum] = reg;
  765. #if defined(CONFIG_PHY_RESET)
  766. /*
  767. * Reset the phy, only if its the first time through
  768. * otherwise, just check the speeds & feeds
  769. */
  770. if (hw_p->first_init == 0) {
  771. #if defined(CONFIG_M88E1111_PHY)
  772. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  773. miiphy_write (dev->name, reg, 0x18, 0x4101);
  774. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  775. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  776. #endif
  777. miiphy_reset (dev->name, reg);
  778. #if defined(CONFIG_440GX) || \
  779. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  780. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  781. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  782. defined(CONFIG_405EX)
  783. #if defined(CONFIG_CIS8201_PHY)
  784. /*
  785. * Cicada 8201 PHY needs to have an extended register whacked
  786. * for RGMII mode.
  787. */
  788. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  789. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  790. miiphy_write (dev->name, reg, 23, 0x1300);
  791. #else
  792. miiphy_write (dev->name, reg, 23, 0x1000);
  793. #endif
  794. /*
  795. * Vitesse VSC8201/Cicada CIS8201 errata:
  796. * Interoperability problem with Intel 82547EI phys
  797. * This work around (provided by Vitesse) changes
  798. * the default timer convergence from 8ms to 12ms
  799. */
  800. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  801. miiphy_write (dev->name, reg, 0x08, 0x0200);
  802. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  803. miiphy_write (dev->name, reg, 0x02, 0x0004);
  804. miiphy_write (dev->name, reg, 0x01, 0x0671);
  805. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  806. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  807. miiphy_write (dev->name, reg, 0x08, 0x0000);
  808. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  809. /* end Vitesse/Cicada errata */
  810. }
  811. #endif
  812. #if defined(CONFIG_ET1011C_PHY)
  813. /*
  814. * Agere ET1011c PHY needs to have an extended register whacked
  815. * for RGMII mode.
  816. */
  817. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  818. miiphy_read (dev->name, reg, 0x16, &reg_short);
  819. reg_short &= ~(0x7);
  820. reg_short |= 0x6; /* RGMII DLL Delay*/
  821. miiphy_write (dev->name, reg, 0x16, reg_short);
  822. miiphy_read (dev->name, reg, 0x17, &reg_short);
  823. reg_short &= ~(0x40);
  824. miiphy_write (dev->name, reg, 0x17, reg_short);
  825. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  826. }
  827. #endif
  828. #endif
  829. /* Start/Restart autonegotiation */
  830. phy_setup_aneg (dev->name, reg);
  831. udelay (1000);
  832. }
  833. #endif /* defined(CONFIG_PHY_RESET) */
  834. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  835. /*
  836. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  837. */
  838. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  839. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  840. puts ("Waiting for PHY auto negotiation to complete");
  841. i = 0;
  842. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  843. /*
  844. * Timeout reached ?
  845. */
  846. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  847. puts (" TIMEOUT !\n");
  848. break;
  849. }
  850. if ((i++ % 1000) == 0) {
  851. putc ('.');
  852. }
  853. udelay (1000); /* 1 ms */
  854. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  855. }
  856. puts (" done\n");
  857. udelay (500000); /* another 500 ms (results in faster booting) */
  858. }
  859. #endif /* #ifndef CONFIG_CS8952_PHY */
  860. speed = miiphy_speed (dev->name, reg);
  861. duplex = miiphy_duplex (dev->name, reg);
  862. if (hw_p->print_speed) {
  863. hw_p->print_speed = 0;
  864. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  865. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  866. hw_p->devnum);
  867. }
  868. #if defined(CONFIG_440) && \
  869. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  870. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  871. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  872. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  873. mfsdr(sdr_mfr, reg);
  874. if (speed == 100) {
  875. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  876. } else {
  877. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  878. }
  879. mtsdr(sdr_mfr, reg);
  880. #endif
  881. /* Set ZMII/RGMII speed according to the phy link speed */
  882. reg = in_be32((void *)ZMII_SSR);
  883. if ( (speed == 100) || (speed == 1000) )
  884. out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  885. else
  886. out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  887. if ((devnum == 2) || (devnum == 3)) {
  888. if (speed == 1000)
  889. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  890. else if (speed == 100)
  891. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  892. else if (speed == 10)
  893. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  894. else {
  895. printf("Error in RGMII Speed\n");
  896. return -1;
  897. }
  898. out_be32((void *)RGMII_SSR, reg);
  899. }
  900. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  901. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  902. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  903. defined(CONFIG_405EX)
  904. if (speed == 1000)
  905. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  906. else if (speed == 100)
  907. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  908. else if (speed == 10)
  909. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  910. else {
  911. printf("Error in RGMII Speed\n");
  912. return -1;
  913. }
  914. out_be32((void *)RGMII_SSR, reg);
  915. #if defined(CONFIG_460GT)
  916. if ((devnum == 2) || (devnum == 3))
  917. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  918. #endif
  919. #endif
  920. /* set the Mal configuration reg */
  921. #if defined(CONFIG_440GX) || \
  922. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  923. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  924. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  925. defined(CONFIG_405EX)
  926. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  927. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  928. #else
  929. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  930. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  931. if (get_pvr() == PVR_440GP_RB) {
  932. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  933. }
  934. #endif
  935. /*
  936. * Malloc MAL buffer desciptors, make sure they are
  937. * aligned on cache line boundary size
  938. * (401/403/IOP480 = 16, 405 = 32)
  939. * and doesn't cross cache block boundaries.
  940. */
  941. if (hw_p->first_init == 0) {
  942. debug("*** Allocating descriptor memory ***\n");
  943. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  944. if (!bd_cached) {
  945. printf("%s: Error allocating MAL descriptor buffers!\n");
  946. return -1;
  947. }
  948. #ifdef CONFIG_4xx_DCACHE
  949. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  950. if (!last_used_ea)
  951. bd_uncached = bis->bi_memsize;
  952. else
  953. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  954. last_used_ea = bd_uncached;
  955. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  956. TLB_WORD2_I_ENABLE);
  957. #else
  958. bd_uncached = bd_cached;
  959. #endif
  960. hw_p->tx_phys = bd_cached;
  961. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  962. hw_p->tx = (mal_desc_t *)(bd_uncached);
  963. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  964. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  965. }
  966. for (i = 0; i < NUM_TX_BUFF; i++) {
  967. hw_p->tx[i].ctrl = 0;
  968. hw_p->tx[i].data_len = 0;
  969. if (hw_p->first_init == 0)
  970. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  971. L1_CACHE_BYTES);
  972. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  973. if ((NUM_TX_BUFF - 1) == i)
  974. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  975. hw_p->tx_run[i] = -1;
  976. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  977. }
  978. for (i = 0; i < NUM_RX_BUFF; i++) {
  979. hw_p->rx[i].ctrl = 0;
  980. hw_p->rx[i].data_len = 0;
  981. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  982. if ((NUM_RX_BUFF - 1) == i)
  983. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  984. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  985. hw_p->rx_ready[i] = -1;
  986. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  987. }
  988. reg = 0x00000000;
  989. reg |= dev->enetaddr[0]; /* set high address */
  990. reg = reg << 8;
  991. reg |= dev->enetaddr[1];
  992. out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
  993. reg = 0x00000000;
  994. reg |= dev->enetaddr[2]; /* set low address */
  995. reg = reg << 8;
  996. reg |= dev->enetaddr[3];
  997. reg = reg << 8;
  998. reg |= dev->enetaddr[4];
  999. reg = reg << 8;
  1000. reg |= dev->enetaddr[5];
  1001. out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
  1002. switch (devnum) {
  1003. case 1:
  1004. /* setup MAL tx & rx channel pointers */
  1005. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1006. mtdcr (maltxctp2r, hw_p->tx_phys);
  1007. #else
  1008. mtdcr (maltxctp1r, hw_p->tx_phys);
  1009. #endif
  1010. #if defined(CONFIG_440)
  1011. mtdcr (maltxbattr, 0x0);
  1012. mtdcr (malrxbattr, 0x0);
  1013. #endif
  1014. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1015. mtdcr (malrxctp8r, hw_p->rx);
  1016. /* set RX buffer size */
  1017. mtdcr (malrcbs8, ENET_MAX_MTU_ALIGNED / 16);
  1018. #else
  1019. mtdcr (malrxctp1r, hw_p->rx_phys);
  1020. /* set RX buffer size */
  1021. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  1022. #endif
  1023. break;
  1024. #if defined (CONFIG_440GX)
  1025. case 2:
  1026. /* setup MAL tx & rx channel pointers */
  1027. mtdcr (maltxbattr, 0x0);
  1028. mtdcr (malrxbattr, 0x0);
  1029. mtdcr (maltxctp2r, hw_p->tx_phys);
  1030. mtdcr (malrxctp2r, hw_p->rx_phys);
  1031. /* set RX buffer size */
  1032. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  1033. break;
  1034. case 3:
  1035. /* setup MAL tx & rx channel pointers */
  1036. mtdcr (maltxbattr, 0x0);
  1037. mtdcr (maltxctp3r, hw_p->tx_phys);
  1038. mtdcr (malrxbattr, 0x0);
  1039. mtdcr (malrxctp3r, hw_p->rx_phys);
  1040. /* set RX buffer size */
  1041. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  1042. break;
  1043. #endif /* CONFIG_440GX */
  1044. case 0:
  1045. default:
  1046. /* setup MAL tx & rx channel pointers */
  1047. #if defined(CONFIG_440)
  1048. mtdcr (maltxbattr, 0x0);
  1049. mtdcr (malrxbattr, 0x0);
  1050. #endif
  1051. mtdcr (maltxctp0r, hw_p->tx_phys);
  1052. mtdcr (malrxctp0r, hw_p->rx_phys);
  1053. /* set RX buffer size */
  1054. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  1055. break;
  1056. }
  1057. /* Enable MAL transmit and receive channels */
  1058. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1059. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1060. #else
  1061. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1062. #endif
  1063. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1064. /* set transmit enable & receive enable */
  1065. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  1066. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  1067. /* set rx-/tx-fifo size */
  1068. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1069. /* set speed */
  1070. if (speed == _1000BASET) {
  1071. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1072. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1073. unsigned long pfc1;
  1074. mfsdr (sdr_pfc1, pfc1);
  1075. pfc1 |= SDR0_PFC1_EM_1000;
  1076. mtsdr (sdr_pfc1, pfc1);
  1077. #endif
  1078. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  1079. } else if (speed == _100BASET)
  1080. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  1081. else
  1082. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1083. if (duplex == FULL)
  1084. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  1085. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  1086. /* Enable broadcast and indvidual address */
  1087. /* TBS: enabling runts as some misbehaved nics will send runts */
  1088. out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1089. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1090. /* set transmit request threshold register */
  1091. out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1092. /* set receive low/high water mark register */
  1093. #if defined(CONFIG_440)
  1094. /* 440s has a 64 byte burst length */
  1095. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1096. #else
  1097. /* 405s have a 16 byte burst length */
  1098. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1099. #endif /* defined(CONFIG_440) */
  1100. out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  1101. /* Set fifo limit entry in tx mode 0 */
  1102. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  1103. /* Frame gap set */
  1104. out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1105. /* Set EMAC IER */
  1106. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1107. if (speed == _100BASET)
  1108. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1109. out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1110. out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  1111. if (hw_p->first_init == 0) {
  1112. /*
  1113. * Connect interrupt service routines
  1114. */
  1115. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1116. (interrupt_handler_t *) enetInt, dev);
  1117. }
  1118. mtmsr (msr); /* enable interrupts again */
  1119. hw_p->bis = bis;
  1120. hw_p->first_init = 1;
  1121. return 0;
  1122. }
  1123. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  1124. int len)
  1125. {
  1126. struct enet_frame *ef_ptr;
  1127. ulong time_start, time_now;
  1128. unsigned long temp_txm0;
  1129. EMAC_4XX_HW_PST hw_p = dev->priv;
  1130. ef_ptr = (struct enet_frame *) ptr;
  1131. /*-----------------------------------------------------------------------+
  1132. * Copy in our address into the frame.
  1133. *-----------------------------------------------------------------------*/
  1134. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1135. /*-----------------------------------------------------------------------+
  1136. * If frame is too long or too short, modify length.
  1137. *-----------------------------------------------------------------------*/
  1138. /* TBS: where does the fragment go???? */
  1139. if (len > ENET_MAX_MTU)
  1140. len = ENET_MAX_MTU;
  1141. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1142. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1143. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1144. /*-----------------------------------------------------------------------+
  1145. * set TX Buffer busy, and send it
  1146. *-----------------------------------------------------------------------*/
  1147. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1148. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1149. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1150. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1151. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1152. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1153. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1154. sync();
  1155. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
  1156. in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  1157. #ifdef INFO_4XX_ENET
  1158. hw_p->stats.pkts_tx++;
  1159. #endif
  1160. /*-----------------------------------------------------------------------+
  1161. * poll unitl the packet is sent and then make sure it is OK
  1162. *-----------------------------------------------------------------------*/
  1163. time_start = get_timer (0);
  1164. while (1) {
  1165. temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
  1166. /* loop until either TINT turns on or 3 seconds elapse */
  1167. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  1168. /* transmit is done, so now check for errors
  1169. * If there is an error, an interrupt should
  1170. * happen when we return
  1171. */
  1172. time_now = get_timer (0);
  1173. if ((time_now - time_start) > 3000) {
  1174. return (-1);
  1175. }
  1176. } else {
  1177. return (len);
  1178. }
  1179. }
  1180. }
  1181. #if defined (CONFIG_440) || defined(CONFIG_405EX)
  1182. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1183. /*
  1184. * Hack: On 440SP all enet irq sources are located on UIC1
  1185. * Needs some cleanup. --sr
  1186. */
  1187. #define UIC0MSR uic1msr
  1188. #define UIC0SR uic1sr
  1189. #define UIC1MSR uic1msr
  1190. #define UIC1SR uic1sr
  1191. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1192. /*
  1193. * Hack: On 460EX/GT all enet irq sources are located on UIC2
  1194. * Needs some cleanup. --ag
  1195. */
  1196. #define UIC0MSR uic2msr
  1197. #define UIC0SR uic2sr
  1198. #define UIC1MSR uic2msr
  1199. #define UIC1SR uic2sr
  1200. #else
  1201. #define UIC0MSR uic0msr
  1202. #define UIC0SR uic0sr
  1203. #define UIC1MSR uic1msr
  1204. #define UIC1SR uic1sr
  1205. #endif
  1206. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1207. defined(CONFIG_405EX)
  1208. #define UICMSR_ETHX uic0msr
  1209. #define UICSR_ETHX uic0sr
  1210. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1211. #define UICMSR_ETHX uic2msr
  1212. #define UICSR_ETHX uic2sr
  1213. #else
  1214. #define UICMSR_ETHX uic1msr
  1215. #define UICSR_ETHX uic1sr
  1216. #endif
  1217. int enetInt (struct eth_device *dev)
  1218. {
  1219. int serviced;
  1220. int rc = -1; /* default to not us */
  1221. unsigned long mal_isr;
  1222. unsigned long emac_isr = 0;
  1223. unsigned long mal_rx_eob;
  1224. unsigned long my_uic0msr, my_uic1msr;
  1225. unsigned long my_uicmsr_ethx;
  1226. #if defined(CONFIG_440GX)
  1227. unsigned long my_uic2msr;
  1228. #endif
  1229. EMAC_4XX_HW_PST hw_p;
  1230. /*
  1231. * Because the mal is generic, we need to get the current
  1232. * eth device
  1233. */
  1234. #if defined(CONFIG_NET_MULTI)
  1235. dev = eth_get_dev();
  1236. #else
  1237. dev = emac0_dev;
  1238. #endif
  1239. hw_p = dev->priv;
  1240. /* enter loop that stays in interrupt code until nothing to service */
  1241. do {
  1242. serviced = 0;
  1243. my_uic0msr = mfdcr (UIC0MSR);
  1244. my_uic1msr = mfdcr (UIC1MSR);
  1245. #if defined(CONFIG_440GX)
  1246. my_uic2msr = mfdcr (uic2msr);
  1247. #endif
  1248. my_uicmsr_ethx = mfdcr (UICMSR_ETHX);
  1249. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1250. && !(my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))
  1251. && !(my_uicmsr_ethx & (UIC_ETH0 | UIC_ETH1))) {
  1252. /* not for us */
  1253. return (rc);
  1254. }
  1255. #if defined (CONFIG_440GX)
  1256. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1257. && !(my_uic2msr & (UIC_ETH2 | UIC_ETH3))) {
  1258. /* not for us */
  1259. return (rc);
  1260. }
  1261. #endif
  1262. /* get and clear controller status interrupts */
  1263. /* look at Mal and EMAC interrupts */
  1264. if ((my_uic0msr & (UIC_MRE | UIC_MTE))
  1265. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1266. /* we have a MAL interrupt */
  1267. mal_isr = mfdcr (malesr);
  1268. /* look for mal error */
  1269. if (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE)) {
  1270. mal_err (dev, mal_isr, my_uic1msr, MAL_UIC_DEF, MAL_UIC_ERR);
  1271. serviced = 1;
  1272. rc = 0;
  1273. }
  1274. }
  1275. /* port by port dispatch of emac interrupts */
  1276. if (hw_p->devnum == 0) {
  1277. if (UIC_ETH0 & my_uicmsr_ethx) { /* look for EMAC errors */
  1278. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1279. if ((hw_p->emac_ier & emac_isr) != 0) {
  1280. emac_err (dev, emac_isr);
  1281. serviced = 1;
  1282. rc = 0;
  1283. }
  1284. }
  1285. if ((hw_p->emac_ier & emac_isr)
  1286. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1287. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1288. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1289. mtdcr (UICSR_ETHX, UIC_ETH0); /* Clear */
  1290. return (rc); /* we had errors so get out */
  1291. }
  1292. }
  1293. #if !defined(CONFIG_440SP)
  1294. if (hw_p->devnum == 1) {
  1295. if (UIC_ETH1 & my_uicmsr_ethx) { /* look for EMAC errors */
  1296. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1297. if ((hw_p->emac_ier & emac_isr) != 0) {
  1298. emac_err (dev, emac_isr);
  1299. serviced = 1;
  1300. rc = 0;
  1301. }
  1302. }
  1303. if ((hw_p->emac_ier & emac_isr)
  1304. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1305. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1306. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1307. mtdcr (UICSR_ETHX, UIC_ETH1); /* Clear */
  1308. return (rc); /* we had errors so get out */
  1309. }
  1310. }
  1311. #if defined (CONFIG_440GX)
  1312. if (hw_p->devnum == 2) {
  1313. if (UIC_ETH2 & my_uic2msr) { /* look for EMAC errors */
  1314. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1315. if ((hw_p->emac_ier & emac_isr) != 0) {
  1316. emac_err (dev, emac_isr);
  1317. serviced = 1;
  1318. rc = 0;
  1319. }
  1320. }
  1321. if ((hw_p->emac_ier & emac_isr)
  1322. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1323. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1324. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1325. mtdcr (uic2sr, UIC_ETH2);
  1326. return (rc); /* we had errors so get out */
  1327. }
  1328. }
  1329. if (hw_p->devnum == 3) {
  1330. if (UIC_ETH3 & my_uic2msr) { /* look for EMAC errors */
  1331. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1332. if ((hw_p->emac_ier & emac_isr) != 0) {
  1333. emac_err (dev, emac_isr);
  1334. serviced = 1;
  1335. rc = 0;
  1336. }
  1337. }
  1338. if ((hw_p->emac_ier & emac_isr)
  1339. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1340. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1341. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1342. mtdcr (uic2sr, UIC_ETH3);
  1343. return (rc); /* we had errors so get out */
  1344. }
  1345. }
  1346. #endif /* CONFIG_440GX */
  1347. #endif /* !CONFIG_440SP */
  1348. /* handle MAX TX EOB interrupt from a tx */
  1349. if (my_uic0msr & UIC_MTE) {
  1350. mal_rx_eob = mfdcr (maltxeobisr);
  1351. mtdcr (maltxeobisr, mal_rx_eob);
  1352. mtdcr (UIC0SR, UIC_MTE);
  1353. }
  1354. /* handle MAL RX EOB interupt from a receive */
  1355. /* check for EOB on valid channels */
  1356. if (my_uic0msr & UIC_MRE) {
  1357. mal_rx_eob = mfdcr (malrxeobisr);
  1358. if ((mal_rx_eob &
  1359. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)))
  1360. != 0) { /* call emac routine for channel x */
  1361. /* clear EOB
  1362. mtdcr(malrxeobisr, mal_rx_eob); */
  1363. enet_rcv (dev, emac_isr);
  1364. /* indicate that we serviced an interrupt */
  1365. serviced = 1;
  1366. rc = 0;
  1367. }
  1368. }
  1369. mtdcr (UIC0SR, UIC_MRE); /* Clear */
  1370. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1371. switch (hw_p->devnum) {
  1372. case 0:
  1373. mtdcr (UICSR_ETHX, UIC_ETH0);
  1374. break;
  1375. case 1:
  1376. mtdcr (UICSR_ETHX, UIC_ETH1);
  1377. break;
  1378. #if defined (CONFIG_440GX)
  1379. case 2:
  1380. mtdcr (uic2sr, UIC_ETH2);
  1381. break;
  1382. case 3:
  1383. mtdcr (uic2sr, UIC_ETH3);
  1384. break;
  1385. #endif /* CONFIG_440GX */
  1386. default:
  1387. break;
  1388. }
  1389. } while (serviced);
  1390. return (rc);
  1391. }
  1392. #else /* CONFIG_440 */
  1393. int enetInt (struct eth_device *dev)
  1394. {
  1395. int serviced;
  1396. int rc = -1; /* default to not us */
  1397. unsigned long mal_isr;
  1398. unsigned long emac_isr = 0;
  1399. unsigned long mal_rx_eob;
  1400. unsigned long my_uicmsr;
  1401. EMAC_4XX_HW_PST hw_p;
  1402. /*
  1403. * Because the mal is generic, we need to get the current
  1404. * eth device
  1405. */
  1406. #if defined(CONFIG_NET_MULTI)
  1407. dev = eth_get_dev();
  1408. #else
  1409. dev = emac0_dev;
  1410. #endif
  1411. hw_p = dev->priv;
  1412. /* enter loop that stays in interrupt code until nothing to service */
  1413. do {
  1414. serviced = 0;
  1415. my_uicmsr = mfdcr (uicmsr);
  1416. if ((my_uicmsr & (MAL_UIC_DEF | EMAC_UIC_DEF)) == 0) { /* not for us */
  1417. return (rc);
  1418. }
  1419. /* get and clear controller status interrupts */
  1420. /* look at Mal and EMAC interrupts */
  1421. if ((MAL_UIC_DEF & my_uicmsr) != 0) { /* we have a MAL interrupt */
  1422. mal_isr = mfdcr (malesr);
  1423. /* look for mal error */
  1424. if ((my_uicmsr & MAL_UIC_ERR) != 0) {
  1425. mal_err (dev, mal_isr, my_uicmsr, MAL_UIC_DEF, MAL_UIC_ERR);
  1426. serviced = 1;
  1427. rc = 0;
  1428. }
  1429. }
  1430. /* port by port dispatch of emac interrupts */
  1431. if ((SEL_UIC_DEF(hw_p->devnum) & my_uicmsr) != 0) { /* look for EMAC errors */
  1432. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1433. if ((hw_p->emac_ier & emac_isr) != 0) {
  1434. emac_err (dev, emac_isr);
  1435. serviced = 1;
  1436. rc = 0;
  1437. }
  1438. }
  1439. if (((hw_p->emac_ier & emac_isr) != 0) || ((MAL_UIC_ERR & my_uicmsr) != 0)) {
  1440. mtdcr (uicsr, MAL_UIC_DEF | SEL_UIC_DEF(hw_p->devnum)); /* Clear */
  1441. return (rc); /* we had errors so get out */
  1442. }
  1443. /* handle MAX TX EOB interrupt from a tx */
  1444. if (my_uicmsr & UIC_MAL_TXEOB) {
  1445. mal_rx_eob = mfdcr (maltxeobisr);
  1446. mtdcr (maltxeobisr, mal_rx_eob);
  1447. mtdcr (uicsr, UIC_MAL_TXEOB);
  1448. }
  1449. /* handle MAL RX EOB interupt from a receive */
  1450. /* check for EOB on valid channels */
  1451. if (my_uicmsr & UIC_MAL_RXEOB)
  1452. {
  1453. mal_rx_eob = mfdcr (malrxeobisr);
  1454. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1455. /* clear EOB
  1456. mtdcr(malrxeobisr, mal_rx_eob); */
  1457. enet_rcv (dev, emac_isr);
  1458. /* indicate that we serviced an interrupt */
  1459. serviced = 1;
  1460. rc = 0;
  1461. }
  1462. }
  1463. mtdcr (uicsr, MAL_UIC_DEF|EMAC_UIC_DEF|EMAC_UIC_DEF1); /* Clear */
  1464. #if defined(CONFIG_405EZ)
  1465. mtsdr (sdricintstat, SDR_ICRX_STAT | SDR_ICTX0_STAT | SDR_ICTX1_STAT);
  1466. #endif /* defined(CONFIG_405EZ) */
  1467. }
  1468. while (serviced);
  1469. return (rc);
  1470. }
  1471. #endif /* CONFIG_440 */
  1472. /*-----------------------------------------------------------------------------+
  1473. * MAL Error Routine
  1474. *-----------------------------------------------------------------------------*/
  1475. static void mal_err (struct eth_device *dev, unsigned long isr,
  1476. unsigned long uic, unsigned long maldef,
  1477. unsigned long mal_errr)
  1478. {
  1479. EMAC_4XX_HW_PST hw_p = dev->priv;
  1480. mtdcr (malesr, isr); /* clear interrupt */
  1481. /* clear DE interrupt */
  1482. mtdcr (maltxdeir, 0xC0000000);
  1483. mtdcr (malrxdeir, 0x80000000);
  1484. #ifdef INFO_4XX_ENET
  1485. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1486. #endif
  1487. eth_init (hw_p->bis); /* start again... */
  1488. }
  1489. /*-----------------------------------------------------------------------------+
  1490. * EMAC Error Routine
  1491. *-----------------------------------------------------------------------------*/
  1492. static void emac_err (struct eth_device *dev, unsigned long isr)
  1493. {
  1494. EMAC_4XX_HW_PST hw_p = dev->priv;
  1495. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1496. out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
  1497. }
  1498. /*-----------------------------------------------------------------------------+
  1499. * enet_rcv() handles the ethernet receive data
  1500. *-----------------------------------------------------------------------------*/
  1501. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1502. {
  1503. struct enet_frame *ef_ptr;
  1504. unsigned long data_len;
  1505. unsigned long rx_eob_isr;
  1506. EMAC_4XX_HW_PST hw_p = dev->priv;
  1507. int handled = 0;
  1508. int i;
  1509. int loop_count = 0;
  1510. rx_eob_isr = mfdcr (malrxeobisr);
  1511. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1512. /* clear EOB */
  1513. mtdcr (malrxeobisr, rx_eob_isr);
  1514. /* EMAC RX done */
  1515. while (1) { /* do all */
  1516. i = hw_p->rx_slot;
  1517. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1518. || (loop_count >= NUM_RX_BUFF))
  1519. break;
  1520. loop_count++;
  1521. handled++;
  1522. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1523. if (data_len) {
  1524. if (data_len > ENET_MAX_MTU) /* Check len */
  1525. data_len = 0;
  1526. else {
  1527. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1528. data_len = 0;
  1529. hw_p->stats.rx_err_log[hw_p->
  1530. rx_err_index]
  1531. = hw_p->rx[i].ctrl;
  1532. hw_p->rx_err_index++;
  1533. if (hw_p->rx_err_index ==
  1534. MAX_ERR_LOG)
  1535. hw_p->rx_err_index =
  1536. 0;
  1537. } /* emac_erros */
  1538. } /* data_len < max mtu */
  1539. } /* if data_len */
  1540. if (!data_len) { /* no data */
  1541. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1542. hw_p->stats.data_len_err++; /* Error at Rx */
  1543. }
  1544. /* !data_len */
  1545. /* AS.HARNOIS */
  1546. /* Check if user has already eaten buffer */
  1547. /* if not => ERROR */
  1548. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1549. if (hw_p->is_receiving)
  1550. printf ("ERROR : Receive buffers are full!\n");
  1551. break;
  1552. } else {
  1553. hw_p->stats.rx_frames++;
  1554. hw_p->stats.rx += data_len;
  1555. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1556. data_ptr;
  1557. #ifdef INFO_4XX_ENET
  1558. hw_p->stats.pkts_rx++;
  1559. #endif
  1560. /* AS.HARNOIS
  1561. * use ring buffer
  1562. */
  1563. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1564. hw_p->rx_i_index++;
  1565. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1566. hw_p->rx_i_index = 0;
  1567. hw_p->rx_slot++;
  1568. if (NUM_RX_BUFF == hw_p->rx_slot)
  1569. hw_p->rx_slot = 0;
  1570. /* AS.HARNOIS
  1571. * free receive buffer only when
  1572. * buffer has been handled (eth_rx)
  1573. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1574. */
  1575. } /* if data_len */
  1576. } /* while */
  1577. } /* if EMACK_RXCHL */
  1578. }
  1579. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1580. {
  1581. int length;
  1582. int user_index;
  1583. unsigned long msr;
  1584. EMAC_4XX_HW_PST hw_p = dev->priv;
  1585. hw_p->is_receiving = 1; /* tell driver */
  1586. for (;;) {
  1587. /* AS.HARNOIS
  1588. * use ring buffer and
  1589. * get index from rx buffer desciptor queue
  1590. */
  1591. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1592. if (user_index == -1) {
  1593. length = -1;
  1594. break; /* nothing received - leave for() loop */
  1595. }
  1596. msr = mfmsr ();
  1597. mtmsr (msr & ~(MSR_EE));
  1598. length = hw_p->rx[user_index].data_len & 0x0fff;
  1599. /* Pass the packet up to the protocol layers. */
  1600. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1601. /* NetReceive(NetRxPackets[i], length); */
  1602. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1603. (u32)hw_p->rx[user_index].data_ptr +
  1604. length - 4);
  1605. NetReceive (NetRxPackets[user_index], length - 4);
  1606. /* Free Recv Buffer */
  1607. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1608. /* Free rx buffer descriptor queue */
  1609. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1610. hw_p->rx_u_index++;
  1611. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1612. hw_p->rx_u_index = 0;
  1613. #ifdef INFO_4XX_ENET
  1614. hw_p->stats.pkts_handled++;
  1615. #endif
  1616. mtmsr (msr); /* Enable IRQ's */
  1617. }
  1618. hw_p->is_receiving = 0; /* tell driver */
  1619. return length;
  1620. }
  1621. int ppc_4xx_eth_initialize (bd_t * bis)
  1622. {
  1623. static int virgin = 0;
  1624. struct eth_device *dev;
  1625. int eth_num = 0;
  1626. EMAC_4XX_HW_PST hw = NULL;
  1627. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1628. u32 hw_addr[4];
  1629. #if defined(CONFIG_440GX)
  1630. unsigned long pfc1;
  1631. mfsdr (sdr_pfc1, pfc1);
  1632. pfc1 &= ~(0x01e00000);
  1633. pfc1 |= 0x01200000;
  1634. mtsdr (sdr_pfc1, pfc1);
  1635. #endif
  1636. /* first clear all mac-addresses */
  1637. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1638. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1639. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1640. switch (eth_num) {
  1641. default: /* fall through */
  1642. case 0:
  1643. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1644. bis->bi_enetaddr, 6);
  1645. hw_addr[eth_num] = 0x0;
  1646. break;
  1647. #ifdef CONFIG_HAS_ETH1
  1648. case 1:
  1649. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1650. bis->bi_enet1addr, 6);
  1651. hw_addr[eth_num] = 0x100;
  1652. break;
  1653. #endif
  1654. #ifdef CONFIG_HAS_ETH2
  1655. case 2:
  1656. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1657. bis->bi_enet2addr, 6);
  1658. hw_addr[eth_num] = 0x400;
  1659. break;
  1660. #endif
  1661. #ifdef CONFIG_HAS_ETH3
  1662. case 3:
  1663. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1664. bis->bi_enet3addr, 6);
  1665. hw_addr[eth_num] = 0x600;
  1666. break;
  1667. #endif
  1668. }
  1669. }
  1670. /* set phy num and mode */
  1671. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1672. bis->bi_phymode[0] = 0;
  1673. #if defined(CONFIG_PHY1_ADDR)
  1674. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1675. bis->bi_phymode[1] = 0;
  1676. #endif
  1677. #if defined(CONFIG_440GX)
  1678. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1679. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1680. bis->bi_phymode[2] = 2;
  1681. bis->bi_phymode[3] = 2;
  1682. #endif
  1683. #if defined(CONFIG_440GX) || \
  1684. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1685. defined(CONFIG_405EX)
  1686. ppc_4xx_eth_setup_bridge(0, bis);
  1687. #endif
  1688. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1689. /*
  1690. * See if we can actually bring up the interface,
  1691. * otherwise, skip it
  1692. */
  1693. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1694. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1695. continue;
  1696. }
  1697. /* Allocate device structure */
  1698. dev = (struct eth_device *) malloc (sizeof (*dev));
  1699. if (dev == NULL) {
  1700. printf ("ppc_4xx_eth_initialize: "
  1701. "Cannot allocate eth_device %d\n", eth_num);
  1702. return (-1);
  1703. }
  1704. memset(dev, 0, sizeof(*dev));
  1705. /* Allocate our private use data */
  1706. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1707. if (hw == NULL) {
  1708. printf ("ppc_4xx_eth_initialize: "
  1709. "Cannot allocate private hw data for eth_device %d",
  1710. eth_num);
  1711. free (dev);
  1712. return (-1);
  1713. }
  1714. memset(hw, 0, sizeof(*hw));
  1715. hw->hw_addr = hw_addr[eth_num];
  1716. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1717. hw->devnum = eth_num;
  1718. hw->print_speed = 1;
  1719. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1720. dev->priv = (void *) hw;
  1721. dev->init = ppc_4xx_eth_init;
  1722. dev->halt = ppc_4xx_eth_halt;
  1723. dev->send = ppc_4xx_eth_send;
  1724. dev->recv = ppc_4xx_eth_rx;
  1725. if (0 == virgin) {
  1726. /* set the MAL IER ??? names may change with new spec ??? */
  1727. #if defined(CONFIG_440SPE) || \
  1728. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1729. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1730. defined(CONFIG_405EX)
  1731. mal_ier =
  1732. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1733. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1734. #else
  1735. mal_ier =
  1736. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1737. MAL_IER_OPBE | MAL_IER_PLBE;
  1738. #endif
  1739. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1740. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1741. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1742. mtdcr (malier, mal_ier);
  1743. /* install MAL interrupt handler */
  1744. irq_install_handler (VECNUM_MS,
  1745. (interrupt_handler_t *) enetInt,
  1746. dev);
  1747. irq_install_handler (VECNUM_MTE,
  1748. (interrupt_handler_t *) enetInt,
  1749. dev);
  1750. irq_install_handler (VECNUM_MRE,
  1751. (interrupt_handler_t *) enetInt,
  1752. dev);
  1753. irq_install_handler (VECNUM_TXDE,
  1754. (interrupt_handler_t *) enetInt,
  1755. dev);
  1756. irq_install_handler (VECNUM_RXDE,
  1757. (interrupt_handler_t *) enetInt,
  1758. dev);
  1759. virgin = 1;
  1760. }
  1761. #if defined(CONFIG_NET_MULTI)
  1762. eth_register (dev);
  1763. #else
  1764. emac0_dev = dev;
  1765. #endif
  1766. #if defined(CONFIG_NET_MULTI)
  1767. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1768. miiphy_register (dev->name,
  1769. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1770. #endif
  1771. #endif
  1772. } /* end for each supported device */
  1773. return 0;
  1774. }
  1775. #if !defined(CONFIG_NET_MULTI)
  1776. void eth_halt (void) {
  1777. if (emac0_dev) {
  1778. ppc_4xx_eth_halt(emac0_dev);
  1779. free(emac0_dev);
  1780. emac0_dev = NULL;
  1781. }
  1782. }
  1783. int eth_init (bd_t *bis)
  1784. {
  1785. ppc_4xx_eth_initialize(bis);
  1786. if (emac0_dev) {
  1787. return ppc_4xx_eth_init(emac0_dev, bis);
  1788. } else {
  1789. printf("ERROR: ethaddr not set!\n");
  1790. return -1;
  1791. }
  1792. }
  1793. int eth_send(volatile void *packet, int length)
  1794. {
  1795. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1796. }
  1797. int eth_rx(void)
  1798. {
  1799. return (ppc_4xx_eth_rx(emac0_dev));
  1800. }
  1801. int emac4xx_miiphy_initialize (bd_t * bis)
  1802. {
  1803. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1804. miiphy_register ("ppc_4xx_eth0",
  1805. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1806. #endif
  1807. return 0;
  1808. }
  1809. #endif /* !defined(CONFIG_NET_MULTI) */
  1810. #endif