sbc8641d.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. * Joe Hamman joe.hamman@embeddedspecialties.com
  5. *
  6. * Copyright 2004 Freescale Semiconductor.
  7. * Jeff Brown
  8. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  9. *
  10. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <common.h>
  31. #include <command.h>
  32. #include <pci.h>
  33. #include <asm/processor.h>
  34. #include <asm/immap_86xx.h>
  35. #include <spd.h>
  36. #if defined(CONFIG_OF_FLAT_TREE)
  37. #include <ft_build.h>
  38. extern void ft_cpu_setup (void *blob, bd_t * bd);
  39. #endif
  40. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  41. extern void ddr_enable_ecc (unsigned int dram_size);
  42. #endif
  43. #if defined(CONFIG_SPD_EEPROM)
  44. #include "spd_sdram.h"
  45. #endif
  46. void sdram_init (void);
  47. long int fixed_sdram (void);
  48. int board_early_init_f (void)
  49. {
  50. return 0;
  51. }
  52. int checkboard (void)
  53. {
  54. puts ("Board: Wind River SBC8641D\n");
  55. #ifdef CONFIG_PCI
  56. volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
  57. volatile ccsr_gur_t *gur = &immap->im_gur;
  58. volatile ccsr_pex_t *pex1 = &immap->im_pex1;
  59. uint devdisr = gur->devdisr;
  60. uint io_sel = (gur->pordevsr & MPC86xx_PORDEVSR_IO_SEL) >> 16;
  61. uint host1_agent = (gur->porbmsr & MPC86xx_PORBMSR_HA) >> 17;
  62. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  63. if ((io_sel == 2 || io_sel == 3 || io_sel == 5
  64. || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
  65. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  66. debug ("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
  67. debug ("0x%08x=0x%08x ", &pex1->pme_msg_det, pex1->pme_msg_det);
  68. if (pex1->pme_msg_det) {
  69. pex1->pme_msg_det = 0xffffffff;
  70. debug (" with errors. Clearing. Now 0x%08x",
  71. pex1->pme_msg_det);
  72. }
  73. debug ("\n");
  74. } else {
  75. puts ("PCI-EXPRESS 1: Disabled in hardware\n");
  76. }
  77. #else
  78. puts ("PCI-EXPRESS1: Disabled in configuration\n");
  79. #endif
  80. return 0;
  81. }
  82. long int initdram (int board_type)
  83. {
  84. long dram_size = 0;
  85. #if defined(CONFIG_SPD_EEPROM)
  86. dram_size = spd_sdram ();
  87. #else
  88. dram_size = fixed_sdram ();
  89. #endif
  90. #if defined(CFG_RAMBOOT)
  91. puts (" DDR: ");
  92. return dram_size;
  93. #endif
  94. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  95. /*
  96. * Initialize and enable DDR ECC.
  97. */
  98. ddr_enable_ecc (dram_size);
  99. #endif
  100. puts (" DDR: ");
  101. return dram_size;
  102. }
  103. #if defined(CFG_DRAM_TEST)
  104. int testdram (void)
  105. {
  106. uint *pstart = (uint *) CFG_MEMTEST_START;
  107. uint *pend = (uint *) CFG_MEMTEST_END;
  108. uint *p;
  109. puts ("SDRAM test phase 1:\n");
  110. for (p = pstart; p < pend; p++)
  111. *p = 0xaaaaaaaa;
  112. for (p = pstart; p < pend; p++) {
  113. if (*p != 0xaaaaaaaa) {
  114. printf ("SDRAM test fails at: %08x\n", (uint) p);
  115. return 1;
  116. }
  117. }
  118. puts ("SDRAM test phase 2:\n");
  119. for (p = pstart; p < pend; p++)
  120. *p = 0x55555555;
  121. for (p = pstart; p < pend; p++) {
  122. if (*p != 0x55555555) {
  123. printf ("SDRAM test fails at: %08x\n", (uint) p);
  124. return 1;
  125. }
  126. }
  127. puts ("SDRAM test passed.\n");
  128. return 0;
  129. }
  130. #endif
  131. #if !defined(CONFIG_SPD_EEPROM)
  132. /*
  133. * Fixed sdram init -- doesn't use serial presence detect.
  134. */
  135. long int fixed_sdram (void)
  136. {
  137. #if !defined(CFG_RAMBOOT)
  138. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  139. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  140. ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
  141. ddr->cs1_bnds = CFG_DDR_CS1_BNDS;
  142. ddr->cs2_bnds = CFG_DDR_CS2_BNDS;
  143. ddr->cs3_bnds = CFG_DDR_CS3_BNDS;
  144. ddr->cs0_config = CFG_DDR_CS0_CONFIG;
  145. ddr->cs1_config = CFG_DDR_CS1_CONFIG;
  146. ddr->cs2_config = CFG_DDR_CS2_CONFIG;
  147. ddr->cs3_config = CFG_DDR_CS3_CONFIG;
  148. ddr->ext_refrec = CFG_DDR_EXT_REFRESH;
  149. ddr->timing_cfg_0 = CFG_DDR_TIMING_0;
  150. ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
  151. ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
  152. ddr->sdram_cfg_1 = CFG_DDR_CFG_1A;
  153. ddr->sdram_cfg_2 = CFG_DDR_CFG_2;
  154. ddr->sdram_mode_1 = CFG_DDR_MODE_1;
  155. ddr->sdram_mode_2 = CFG_DDR_MODE_2;
  156. ddr->sdram_mode_cntl = CFG_DDR_MODE_CTL;
  157. ddr->sdram_interval = CFG_DDR_INTERVAL;
  158. ddr->sdram_data_init = CFG_DDR_DATA_INIT;
  159. ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL;
  160. asm ("sync;isync");
  161. udelay (500);
  162. ddr->sdram_cfg_1 = CFG_DDR_CFG_1B;
  163. asm ("sync; isync");
  164. udelay (500);
  165. ddr = &immap->im_ddr2;
  166. ddr->cs0_bnds = CFG_DDR2_CS0_BNDS;
  167. ddr->cs1_bnds = CFG_DDR2_CS1_BNDS;
  168. ddr->cs2_bnds = CFG_DDR2_CS2_BNDS;
  169. ddr->cs3_bnds = CFG_DDR2_CS3_BNDS;
  170. ddr->cs0_config = CFG_DDR2_CS0_CONFIG;
  171. ddr->cs1_config = CFG_DDR2_CS1_CONFIG;
  172. ddr->cs2_config = CFG_DDR2_CS2_CONFIG;
  173. ddr->cs3_config = CFG_DDR2_CS3_CONFIG;
  174. ddr->ext_refrec = CFG_DDR2_EXT_REFRESH;
  175. ddr->timing_cfg_0 = CFG_DDR2_TIMING_0;
  176. ddr->timing_cfg_1 = CFG_DDR2_TIMING_1;
  177. ddr->timing_cfg_2 = CFG_DDR2_TIMING_2;
  178. ddr->sdram_cfg_1 = CFG_DDR2_CFG_1A;
  179. ddr->sdram_cfg_2 = CFG_DDR2_CFG_2;
  180. ddr->sdram_mode_1 = CFG_DDR2_MODE_1;
  181. ddr->sdram_mode_2 = CFG_DDR2_MODE_2;
  182. ddr->sdram_mode_cntl = CFG_DDR2_MODE_CTL;
  183. ddr->sdram_interval = CFG_DDR2_INTERVAL;
  184. ddr->sdram_data_init = CFG_DDR2_DATA_INIT;
  185. ddr->sdram_clk_cntl = CFG_DDR2_CLK_CTRL;
  186. asm ("sync;isync");
  187. udelay (500);
  188. ddr->sdram_cfg_1 = CFG_DDR2_CFG_1B;
  189. asm ("sync; isync");
  190. udelay (500);
  191. #endif
  192. return CFG_SDRAM_SIZE * 1024 * 1024;
  193. }
  194. #endif /* !defined(CONFIG_SPD_EEPROM) */
  195. #if defined(CONFIG_PCI)
  196. /*
  197. * Initialize PCI Devices, report devices found.
  198. */
  199. #ifndef CONFIG_PCI_PNP
  200. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  201. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  202. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  203. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  204. PCI_ENET0_MEMADDR,
  205. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}},
  206. {}
  207. };
  208. #endif
  209. static struct pci_controller hose = {
  210. #ifndef CONFIG_PCI_PNP
  211. config_table:pci_mpc86xxcts_config_table,
  212. #endif
  213. };
  214. #endif /* CONFIG_PCI */
  215. void pci_init_board (void)
  216. {
  217. #ifdef CONFIG_PCI
  218. extern void pci_mpc86xx_init (struct pci_controller *hose);
  219. pci_mpc86xx_init (&hose);
  220. #endif /* CONFIG_PCI */
  221. }
  222. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  223. void ft_board_setup (void *blob, bd_t * bd)
  224. {
  225. u32 *p;
  226. int len;
  227. ft_cpu_setup (blob, bd);
  228. p = ft_get_prop (blob, "/memory/reg", &len);
  229. if (p != NULL) {
  230. *p++ = cpu_to_be32 (bd->bi_memstart);
  231. *p = cpu_to_be32 (bd->bi_memsize);
  232. }
  233. }
  234. #endif
  235. void sbc8641d_reset_board (void)
  236. {
  237. puts ("Resetting board....\n");
  238. }
  239. /*
  240. * get_board_sys_clk
  241. * Clock is fixed at 1GHz on this board. Used for CONFIG_SYS_CLK_FREQ
  242. */
  243. unsigned long get_board_sys_clk (ulong dummy)
  244. {
  245. int i;
  246. ulong val = 0;
  247. i = 5;
  248. i &= 0x07;
  249. switch (i) {
  250. case 0:
  251. val = 33000000;
  252. break;
  253. case 1:
  254. val = 40000000;
  255. break;
  256. case 2:
  257. val = 50000000;
  258. break;
  259. case 3:
  260. val = 66000000;
  261. break;
  262. case 4:
  263. val = 83000000;
  264. break;
  265. case 5:
  266. val = 100000000;
  267. break;
  268. case 6:
  269. val = 134000000;
  270. break;
  271. case 7:
  272. val = 166000000;
  273. break;
  274. }
  275. return val;
  276. }