immap_86xx.h 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333
  1. /*
  2. * MPC86xx Internal Memory Map
  3. *
  4. * Copyright(c) 2004 Freescale Semiconductor
  5. * Jeff Brown (Jeffrey@freescale.com)
  6. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  7. *
  8. */
  9. #ifndef __IMMAP_86xx__
  10. #define __IMMAP_86xx__
  11. #include <asm/types.h>
  12. #include <asm/fsl_i2c.h>
  13. /* Local-Access Registers and MCM Registers(0x0000-0x2000) */
  14. typedef struct ccsr_local_mcm {
  15. uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */
  16. char res1[4];
  17. uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */
  18. char res2[4];
  19. uint altcar; /* 0x10 - Alternate Configuration Attribute Register */
  20. char res3[12];
  21. uint bptr; /* 0x20 - Boot Page Translation Register */
  22. char res4[3044];
  23. uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */
  24. char res5[4];
  25. uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */
  26. char res6[20];
  27. uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */
  28. char res7[4];
  29. uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */
  30. char res8[20];
  31. uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */
  32. char res9[4];
  33. uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */
  34. char res10[20];
  35. uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */
  36. char res11[4];
  37. uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */
  38. char res12[20];
  39. uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */
  40. char res13[4];
  41. uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */
  42. char res14[20];
  43. uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */
  44. char res15[4];
  45. uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */
  46. char res16[20];
  47. uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */
  48. char res17[4];
  49. uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */
  50. char res18[20];
  51. uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */
  52. char res19[4];
  53. uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */
  54. char res20[20];
  55. uint lawbar8; /* 0xd08 - Local Access Window 8 Base Address Register */
  56. char res21[4];
  57. uint lawar8; /* 0xd10 - Local Access Window 8 Attributes Register */
  58. char res22[20];
  59. uint lawbar9; /* 0xd28 - Local Access Window 9 Base Address Register */
  60. char res23[4];
  61. uint lawar9; /* 0xd30 - Local Access Window 9 Attributes Register */
  62. char res24[716];
  63. uint abcr; /* 0x1000 - MCM CCB Address Configuration Register */
  64. char res25[4];
  65. uint dbcr; /* 0x1008 - MCM MPX data bus Configuration Register */
  66. char res26[4];
  67. uint pcr; /* 0x1010 - MCM CCB Port Configuration Register */
  68. char res27[44];
  69. uint hpmr0; /* 0x1040 - MCM HPM Threshold Count Register 0 */
  70. uint hpmr1; /* 0x1044 - MCM HPM Threshold Count Register 1 */
  71. uint hpmr2; /* 0x1048 - MCM HPM Threshold Count Register 2 */
  72. uint hpmr3; /* 0x104c - MCM HPM Threshold Count Register 3 */
  73. char res28[16];
  74. uint hpmr4; /* 0x1060 - MCM HPM Threshold Count Register 4 */
  75. uint hpmr5; /* 0x1064 - MCM HPM Threshold Count Register 5 */
  76. uint hpmccr; /* 0x1068 - MCM HPM Cycle Count Register */
  77. char res29[3476];
  78. uint edr; /* 0x1e00 - MCM Error Detect Register */
  79. char res30[4];
  80. uint eer; /* 0x1e08 - MCM Error Enable Register */
  81. uint eatr; /* 0x1e0c - MCM Error Attributes Capture Register */
  82. uint eladr; /* 0x1e10 - MCM Error Low Address Capture Register */
  83. uint ehadr; /* 0x1e14 - MCM Error High Address Capture Register */
  84. char res31[488];
  85. } ccsr_local_mcm_t;
  86. /* DDR memory controller registers(0x2000-0x3000) and (0x6000-0x7000) */
  87. typedef struct ccsr_ddr {
  88. uint cs0_bnds; /* 0x2000 - DDR Chip Select 0 Memory Bounds */
  89. char res1[4];
  90. uint cs1_bnds; /* 0x2008 - DDR Chip Select 1 Memory Bounds */
  91. char res2[4];
  92. uint cs2_bnds; /* 0x2010 - DDR Chip Select 2 Memory Bounds */
  93. char res3[4];
  94. uint cs3_bnds; /* 0x2018 - DDR Chip Select 3 Memory Bounds */
  95. char res4[4];
  96. uint cs4_bnds; /* 0x2020 - DDR Chip Select 4 Memory Bounds */
  97. char res5[4];
  98. uint cs5_bnds; /* 0x2028 - DDR Chip Select 5 Memory Bounds */
  99. char res6[84];
  100. uint cs0_config; /* 0x2080 - DDR Chip Select Configuration */
  101. uint cs1_config; /* 0x2084 - DDR Chip Select Configuration */
  102. uint cs2_config; /* 0x2088 - DDR Chip Select Configuration */
  103. uint cs3_config; /* 0x208c - DDR Chip Select Configuration */
  104. uint cs4_config; /* 0x2090 - DDR Chip Select Configuration */
  105. uint cs5_config; /* 0x2094 - DDR Chip Select Configuration */
  106. char res7[104];
  107. uint ext_refrec; /* 0x2100 - DDR SDRAM extended refresh recovery */
  108. uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */
  109. uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */
  110. uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */
  111. uint sdram_cfg_1; /* 0x2110 - DDR SDRAM Control Configuration 1 */
  112. uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */
  113. uint sdram_mode_1; /* 0x2118 - DDR SDRAM Mode Configuration 1 */
  114. uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2 */
  115. uint sdram_mode_cntl; /* 0x2120 - DDR SDRAM Mode Control */
  116. uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */
  117. uint sdram_data_init; /* 0x2128 - DDR SDRAM Data Initialization */
  118. char res8[4];
  119. uint sdram_clk_cntl; /* 0x2130 - DDR SDRAM Clock Control */
  120. char res9[12];
  121. uint sdram_ocd_cntl; /* 0x2140 - DDR SDRAM OCD Control */
  122. uint sdram_ocd_status; /* 0x2144 - DDR SDRAM OCD Status */
  123. uint init_addr; /* 0x2148 - DDR training initialzation address */
  124. uint init_addr_ext; /* 0x214C - DDR training initialzation extended address */
  125. char res10[2728];
  126. uint ip_rev1; /* 0x2BF8 - DDR IP Block Revision 1 */
  127. uint ip_rev2; /* 0x2BFC - DDR IP Block Revision 2 */
  128. char res11[512];
  129. uint data_err_inject_hi; /* 0x2e00 - DDR Memory Data Path Error Injection Mask High */
  130. uint data_err_inject_lo; /* 0x2e04 - DDR Memory Data Path Error Injection Mask Low */
  131. uint ecc_err_inject; /* 0x2e08 - DDR Memory Data Path Error Injection Mask ECC */
  132. char res12[20];
  133. uint capture_data_hi; /* 0x2e20 - DDR Memory Data Path Read Capture High */
  134. uint capture_data_lo; /* 0x2e24 - DDR Memory Data Path Read Capture Low */
  135. uint capture_ecc; /* 0x2e28 - DDR Memory Data Path Read Capture ECC */
  136. char res13[20];
  137. uint err_detect; /* 0x2e40 - DDR Memory Error Detect */
  138. uint err_disable; /* 0x2e44 - DDR Memory Error Disable */
  139. uint err_int_en; /* 0x2e48 - DDR Memory Error Interrupt Enable */
  140. uint capture_attributes; /* 0x2e4c - DDR Memory Error Attributes Capture */
  141. uint capture_address; /* 0x2e50 - DDR Memory Error Address Capture */
  142. uint capture_ext_address; /* 0x2e54 - DDR Memory Error Extended Address Capture */
  143. uint err_sbe; /* 0x2e58 - DDR Memory Single-Bit ECC Error Management */
  144. char res14[164];
  145. uint debug_1; /* 0x2f00 */
  146. uint debug_2;
  147. uint debug_3;
  148. uint debug_4;
  149. uint debug_5;
  150. char res15[236];
  151. } ccsr_ddr_t;
  152. /* Daul I2C Registers(0x3000-0x4000) */
  153. typedef struct ccsr_i2c {
  154. struct fsl_i2c i2c[2];
  155. u8 res[4096 - 2 * sizeof(struct fsl_i2c)];
  156. } ccsr_i2c_t;
  157. /* DUART Registers(0x4000-0x5000) */
  158. typedef struct ccsr_duart {
  159. char res1[1280];
  160. u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */
  161. u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */
  162. u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */
  163. u_char ulcr1; /* 0x4503 - UART1 Line Control Register */
  164. u_char umcr1; /* 0x4504 - UART1 Modem Control Register */
  165. u_char ulsr1; /* 0x4505 - UART1 Line Status Register */
  166. u_char umsr1; /* 0x4506 - UART1 Modem Status Register */
  167. u_char uscr1; /* 0x4507 - UART1 Scratch Register */
  168. char res2[8];
  169. u_char udsr1; /* 0x4510 - UART1 DMA Status Register */
  170. char res3[239];
  171. u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */
  172. u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */
  173. u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */
  174. u_char ulcr2; /* 0x4603 - UART2 Line Control Register */
  175. u_char umcr2; /* 0x4604 - UART2 Modem Control Register */
  176. u_char ulsr2; /* 0x4605 - UART2 Line Status Register */
  177. u_char umsr2; /* 0x4606 - UART2 Modem Status Register */
  178. u_char uscr2; /* 0x4607 - UART2 Scratch Register */
  179. char res4[8];
  180. u_char udsr2; /* 0x4610 - UART2 DMA Status Register */
  181. char res5[2543];
  182. } ccsr_duart_t;
  183. /* Local Bus Controller Registers(0x5000-0x6000) */
  184. typedef struct ccsr_lbc {
  185. uint br0; /* 0x5000 - LBC Base Register 0 */
  186. uint or0; /* 0x5004 - LBC Options Register 0 */
  187. uint br1; /* 0x5008 - LBC Base Register 1 */
  188. uint or1; /* 0x500c - LBC Options Register 1 */
  189. uint br2; /* 0x5010 - LBC Base Register 2 */
  190. uint or2; /* 0x5014 - LBC Options Register 2 */
  191. uint br3; /* 0x5018 - LBC Base Register 3 */
  192. uint or3; /* 0x501c - LBC Options Register 3 */
  193. uint br4; /* 0x5020 - LBC Base Register 4 */
  194. uint or4; /* 0x5024 - LBC Options Register 4 */
  195. uint br5; /* 0x5028 - LBC Base Register 5 */
  196. uint or5; /* 0x502c - LBC Options Register 5 */
  197. uint br6; /* 0x5030 - LBC Base Register 6 */
  198. uint or6; /* 0x5034 - LBC Options Register 6 */
  199. uint br7; /* 0x5038 - LBC Base Register 7 */
  200. uint or7; /* 0x503c - LBC Options Register 7 */
  201. char res1[40];
  202. uint mar; /* 0x5068 - LBC UPM Address Register */
  203. char res2[4];
  204. uint mamr; /* 0x5070 - LBC UPMA Mode Register */
  205. uint mbmr; /* 0x5074 - LBC UPMB Mode Register */
  206. uint mcmr; /* 0x5078 - LBC UPMC Mode Register */
  207. char res3[8];
  208. uint mrtpr; /* 0x5084 - LBC Memory Refresh Timer Prescaler Register */
  209. uint mdr; /* 0x5088 - LBC UPM Data Register */
  210. char res4[8];
  211. uint lsdmr; /* 0x5094 - LBC SDRAM Mode Register */
  212. char res5[8];
  213. uint lurt; /* 0x50a0 - LBC UPM Refresh Timer */
  214. uint lsrt; /* 0x50a4 - LBC SDRAM Refresh Timer */
  215. char res6[8];
  216. uint ltesr; /* 0x50b0 - LBC Transfer Error Status Register */
  217. uint ltedr; /* 0x50b4 - LBC Transfer Error Disable Register */
  218. uint lteir; /* 0x50b8 - LBC Transfer Error Interrupt Register */
  219. uint lteatr; /* 0x50bc - LBC Transfer Error Attributes Register */
  220. uint ltear; /* 0x50c0 - LBC Transfer Error Address Register */
  221. char res7[12];
  222. uint lbcr; /* 0x50d0 - LBC Configuration Register */
  223. uint lcrr; /* 0x50d4 - LBC Clock Ratio Register */
  224. char res8[3880];
  225. } ccsr_lbc_t;
  226. /* PCI Express Registers(0x8000-0x9000) and (0x9000-0xA000) */
  227. typedef struct ccsr_pex {
  228. uint cfg_addr; /* 0x8000 - PEX Configuration Address Register */
  229. uint cfg_data; /* 0x8004 - PEX Configuration Data Register */
  230. char res1[4];
  231. uint out_comp_to; /* 0x800C - PEX Outbound Completion Timeout Register */
  232. char res2[16];
  233. uint pme_msg_det; /* 0x8020 - PEX PME & message detect register */
  234. uint pme_msg_int_en; /* 0x8024 - PEX PME & message interrupt enable register */
  235. uint pme_msg_dis; /* 0x8028 - PEX PME & message disable register */
  236. uint pm_command; /* 0x802c - PEX PM Command register */
  237. char res3[3016];
  238. uint block_rev1; /* 0x8bf8 - PEX Block Revision register 1 */
  239. uint block_rev2; /* 0x8bfc - PEX Block Revision register 2 */
  240. uint potar0; /* 0x8c00 - PEX Outbound Transaction Address Register 0 */
  241. uint potear0; /* 0x8c04 - PEX Outbound Translation Extended Address Register 0 */
  242. char res4[8];
  243. uint powar0; /* 0x8c10 - PEX Outbound Window Attributes Register 0 */
  244. char res5[12];
  245. uint potar1; /* 0x8c20 - PEX Outbound Transaction Address Register 1 */
  246. uint potear1; /* 0x8c24 - PEX Outbound Translation Extended Address Register 1 */
  247. uint powbar1; /* 0x8c28 - PEX Outbound Window Base Address Register 1 */
  248. char res6[4];
  249. uint powar1; /* 0x8c30 - PEX Outbound Window Attributes Register 1 */
  250. char res7[12];
  251. uint potar2; /* 0x8c40 - PEX Outbound Transaction Address Register 2 */
  252. uint potear2; /* 0x8c44 - PEX Outbound Translation Extended Address Register 2 */
  253. uint powbar2; /* 0x8c48 - PEX Outbound Window Base Address Register 2 */
  254. char res8[4];
  255. uint powar2; /* 0x8c50 - PEX Outbound Window Attributes Register 2 */
  256. char res9[12];
  257. uint potar3; /* 0x8c60 - PEX Outbound Transaction Address Register 3 */
  258. uint potear3; /* 0x8c64 - PEX Outbound Translation Extended Address Register 3 */
  259. uint powbar3; /* 0x8c68 - PEX Outbound Window Base Address Register 3 */
  260. char res10[4];
  261. uint powar3; /* 0x8c70 - PEX Outbound Window Attributes Register 3 */
  262. char res11[12];
  263. uint potar4; /* 0x8c80 - PEX Outbound Transaction Address Register 4 */
  264. uint potear4; /* 0x8c84 - PEX Outbound Translation Extended Address Register 4 */
  265. uint powbar4; /* 0x8c88 - PEX Outbound Window Base Address Register 4 */
  266. char res12[4];
  267. uint powar4; /* 0x8c90 - PEX Outbound Window Attributes Register 4 */
  268. char res13[12];
  269. char res14[256];
  270. uint pitar3; /* 0x8da0 - PEX Inbound Translation Address Register 3 */
  271. char res15[4];
  272. uint piwbar3; /* 0x8da8 - PEX Inbound Window Base Address Register 3 */
  273. uint piwbear3; /* 0x8dac - PEX Inbound Window Base Extended Address Register 3 */
  274. uint piwar3; /* 0x8db0 - PEX Inbound Window Attributes Register 3 */
  275. char res16[12];
  276. uint pitar2; /* 0x8dc0 - PEX Inbound Translation Address Register 2 */
  277. char res17[4];
  278. uint piwbar2; /* 0x8dc8 - PEX Inbound Window Base Address Register 2 */
  279. uint piwbear2; /* 0x8dcc - PEX Inbound Window Base Extended Address Register 2 */
  280. uint piwar2; /* 0x8dd0 - PEX Inbound Window Attributes Register 2 */
  281. char res18[12];
  282. uint pitar1; /* 0x8de0 - PEX Inbound Translation Address Register 1 */
  283. char res19[4];
  284. uint piwbar1; /* 0x8de8 - PEX Inbound Window Base Address Register 1 */
  285. uint piwbear1;
  286. uint piwar1; /* 0x8df0 - PEX Inbound Window Attributes Register 1 */
  287. char res20[12];
  288. uint pedr; /* 0x8e00 - PEX Error Detect Register */
  289. char res21[4];
  290. uint peer; /* 0x8e08 - PEX Error Interrupt Enable Register */
  291. char res22[4];
  292. uint pecdr; /* 0x8e10 - PEX Error Disable Register */
  293. char res23[12];
  294. uint peer_stat; /* 0x8e20 - PEX Error Capture Status Register */
  295. char res24[4];
  296. uint perr_cap0; /* 0x8e28 - PEX Error Capture Register 0 */
  297. uint perr_cap1; /* 0x8e2c - PEX Error Capture Register 1 */
  298. uint perr_cap2; /* 0x8e30 - PEX Error Capture Register 2 */
  299. uint perr_cap3; /* 0x8e34 - PEX Error Capture Register 3 */
  300. char res25[452];
  301. char res26[4];
  302. } ccsr_pex_t;
  303. /* Hyper Transport Register Block (0xA000-0xB000) */
  304. typedef struct ccsr_ht {
  305. uint hcfg_addr; /* 0xa000 - HT Configuration Address register */
  306. uint hcfg_data; /* 0xa004 - HT Configuration Data register */
  307. char res1[3064];
  308. uint howtar0; /* 0xac00 - HT Outbound Window 0 Translation register */
  309. char res2[12];
  310. uint howar0; /* 0xac10 - HT Outbound Window 0 Attributes register */
  311. char res3[12];
  312. uint howtar1; /* 0xac20 - HT Outbound Window 1 Translation register */
  313. char res4[4];
  314. uint howbar1; /* 0xac28 - HT Outbound Window 1 Base Address register */
  315. char res5[4];
  316. uint howar1; /* 0xac30 - HT Outbound Window 1 Attributes register */
  317. char res6[12];
  318. uint howtar2; /* 0xac40 - HT Outbound Window 2 Translation register */
  319. char res7[4];
  320. uint howbar2; /* 0xac48 - HT Outbound Window 2 Base Address register */
  321. char res8[4];
  322. uint howar2; /* 0xac50 - HT Outbound Window 2 Attributes register */
  323. char res9[12];
  324. uint howtar3; /* 0xac60 - HT Outbound Window 3 Translation register */
  325. char res10[4];
  326. uint howbar3; /* 0xac68 - HT Outbound Window 3 Base Address register */
  327. char res11[4];
  328. uint howar3; /* 0xac70 - HT Outbound Window 3 Attributes register */
  329. char res12[12];
  330. uint howtar4; /* 0xac80 - HT Outbound Window 4 Translation register */
  331. char res13[4];
  332. uint howbar4; /* 0xac88 - HT Outbound Window 4 Base Address register */
  333. char res14[4];
  334. uint howar4; /* 0xac90 - HT Outbound Window 4 Attributes register */
  335. char res15[236];
  336. uint hiwtar4; /* 0xad80 - HT Inbound Window 4 Translation register */
  337. char res16[4];
  338. uint hiwbar4; /* 0xad88 - HT Inbound Window 4 Base Address register */
  339. char res17[4];
  340. uint hiwar4; /* 0xad90 - HT Inbound Window 4 Attributes register */
  341. char res18[12];
  342. uint hiwtar3; /* 0xada0 - HT Inbound Window 3 Translation register */
  343. char res19[4];
  344. uint hiwbar3; /* 0xada8 - HT Inbound Window 3 Base Address register */
  345. char res20[4];
  346. uint hiwar3; /* 0xadb0 - HT Inbound Window 3 Attributes register */
  347. char res21[12];
  348. uint hiwtar2; /* 0xadc0 - HT Inbound Window 2 Translation register */
  349. char res22[4];
  350. uint hiwbar2; /* 0xadc8 - HT Inbound Window 2 Base Address register */
  351. char res23[4];
  352. uint hiwar2; /* 0xadd0 - HT Inbound Window 2 Attributes register */
  353. char res24[12];
  354. uint hiwtar1; /* 0xade0 - HT Inbound Window 1 Translation register */
  355. char res25[4];
  356. uint hiwbar1; /* 0xade8 - HT Inbound Window 1 Base Address register */
  357. char res26[4];
  358. uint hiwar1; /* 0xadf0 - HT Inbound Window 1 Attributes register */
  359. char res27[12];
  360. uint hedr; /* 0xae00 - HT Error Detect register */
  361. char res28[4];
  362. uint heier; /* 0xae08 - HT Error Interrupt Enable register */
  363. char res29[4];
  364. uint hecdr; /* 0xae10 - HT Error Capture Disbale register */
  365. char res30[12];
  366. uint hecsr; /* 0xae20 - HT Error Capture Status register */
  367. char res31[4];
  368. uint hec0; /* 0xae28 - HT Error Capture 0 register */
  369. uint hec1; /* 0xae2c - HT Error Capture 1 register */
  370. uint hec2; /* 0xae30 - HT Error Capture 2 register */
  371. char res32[460];
  372. } ccsr_ht_t;
  373. /* DMA Registers(0x2_1000-0x2_2000) */
  374. typedef struct ccsr_dma {
  375. char res1[256];
  376. uint mr0; /* 0x21100 - DMA 0 Mode Register */
  377. uint sr0; /* 0x21104 - DMA 0 Status Register */
  378. char res2[4];
  379. uint clndar0; /* 0x2110c - DMA 0 Current Link Descriptor Address Register */
  380. uint satr0; /* 0x21110 - DMA 0 Source Attributes Register */
  381. uint sar0; /* 0x21114 - DMA 0 Source Address Register */
  382. uint datr0; /* 0x21118 - DMA 0 Destination Attributes Register */
  383. uint dar0; /* 0x2111c - DMA 0 Destination Address Register */
  384. uint bcr0; /* 0x21120 - DMA 0 Byte Count Register */
  385. char res3[4];
  386. uint nlndar0; /* 0x21128 - DMA 0 Next Link Descriptor Address Register */
  387. char res4[8];
  388. uint clabdar0; /* 0x21134 - DMA 0 Current List - Alternate Base Descriptor Address Register */
  389. char res5[4];
  390. uint nlsdar0; /* 0x2113c - DMA 0 Next List Descriptor Address Register */
  391. uint ssr0; /* 0x21140 - DMA 0 Source Stride Register */
  392. uint dsr0; /* 0x21144 - DMA 0 Destination Stride Register */
  393. char res6[56];
  394. uint mr1; /* 0x21180 - DMA 1 Mode Register */
  395. uint sr1; /* 0x21184 - DMA 1 Status Register */
  396. char res7[4];
  397. uint clndar1; /* 0x2118c - DMA 1 Current Link Descriptor Address Register */
  398. uint satr1; /* 0x21190 - DMA 1 Source Attributes Register */
  399. uint sar1; /* 0x21194 - DMA 1 Source Address Register */
  400. uint datr1; /* 0x21198 - DMA 1 Destination Attributes Register */
  401. uint dar1; /* 0x2119c - DMA 1 Destination Address Register */
  402. uint bcr1; /* 0x211a0 - DMA 1 Byte Count Register */
  403. char res8[4];
  404. uint nlndar1; /* 0x211a8 - DMA 1 Next Link Descriptor Address Register */
  405. char res9[8];
  406. uint clabdar1; /* 0x211b4 - DMA 1 Current List - Alternate Base Descriptor Address Register */
  407. char res10[4];
  408. uint nlsdar1; /* 0x211bc - DMA 1 Next List Descriptor Address Register */
  409. uint ssr1; /* 0x211c0 - DMA 1 Source Stride Register */
  410. uint dsr1; /* 0x211c4 - DMA 1 Destination Stride Register */
  411. char res11[56];
  412. uint mr2; /* 0x21200 - DMA 2 Mode Register */
  413. uint sr2; /* 0x21204 - DMA 2 Status Register */
  414. char res12[4];
  415. uint clndar2; /* 0x2120c - DMA 2 Current Link Descriptor Address Register */
  416. uint satr2; /* 0x21210 - DMA 2 Source Attributes Register */
  417. uint sar2; /* 0x21214 - DMA 2 Source Address Register */
  418. uint datr2; /* 0x21218 - DMA 2 Destination Attributes Register */
  419. uint dar2; /* 0x2121c - DMA 2 Destination Address Register */
  420. uint bcr2; /* 0x21220 - DMA 2 Byte Count Register */
  421. char res13[4];
  422. uint nlndar2; /* 0x21228 - DMA 2 Next Link Descriptor Address Register */
  423. char res14[8];
  424. uint clabdar2; /* 0x21234 - DMA 2 Current List - Alternate Base Descriptor Address Register */
  425. char res15[4];
  426. uint nlsdar2; /* 0x2123c - DMA 2 Next List Descriptor Address Register */
  427. uint ssr2; /* 0x21240 - DMA 2 Source Stride Register */
  428. uint dsr2; /* 0x21244 - DMA 2 Destination Stride Register */
  429. char res16[56];
  430. uint mr3; /* 0x21280 - DMA 3 Mode Register */
  431. uint sr3; /* 0x21284 - DMA 3 Status Register */
  432. char res17[4];
  433. uint clndar3; /* 0x2128c - DMA 3 Current Link Descriptor Address Register */
  434. uint satr3; /* 0x21290 - DMA 3 Source Attributes Register */
  435. uint sar3; /* 0x21294 - DMA 3 Source Address Register */
  436. uint datr3; /* 0x21298 - DMA 3 Destination Attributes Register */
  437. uint dar3; /* 0x2129c - DMA 3 Destination Address Register */
  438. uint bcr3; /* 0x212a0 - DMA 3 Byte Count Register */
  439. char res18[4];
  440. uint nlndar3; /* 0x212a8 - DMA 3 Next Link Descriptor Address Register */
  441. char res19[8];
  442. uint clabdar3; /* 0x212b4 - DMA 3 Current List - Alternate Base Descriptor Address Register */
  443. char res20[4];
  444. uint nlsdar3; /* 0x212bc - DMA 3 Next List Descriptor Address Register */
  445. uint ssr3; /* 0x212c0 - DMA 3 Source Stride Register */
  446. uint dsr3; /* 0x212c4 - DMA 3 Destination Stride Register */
  447. char res21[56];
  448. uint dgsr; /* 0x21300 - DMA General Status Register */
  449. char res22[3324];
  450. } ccsr_dma_t;
  451. /* tsec1-4: 24000-28000 */
  452. typedef struct ccsr_tsec {
  453. uint id; /* 0x24000 - Controller ID Register */
  454. char res1[12];
  455. uint ievent; /* 0x24010 - Interrupt Event Register */
  456. uint imask; /* 0x24014 - Interrupt Mask Register */
  457. uint edis; /* 0x24018 - Error Disabled Register */
  458. char res2[4];
  459. uint ecntrl; /* 0x24020 - Ethernet Control Register */
  460. char res2_1[4];
  461. uint ptv; /* 0x24028 - Pause Time Value Register */
  462. uint dmactrl; /* 0x2402c - DMA Control Register */
  463. uint tbipa; /* 0x24030 - TBI PHY Address Register */
  464. char res3[88];
  465. uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */
  466. char res4[8];
  467. uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */
  468. uint fifo_tx_starve_shutoff;/* 0x2409c - FIFO transmit starve shutoff register */
  469. char res4_1[4];
  470. uint fifo_rx_pause; /* 0x240a4 - FIFO receive pause threshold register */
  471. uint fifo_rx_alarm; /* 0x240a8 - FIFO receive alarm threshold register */
  472. char res5[84];
  473. uint tctrl; /* 0x24100 - Transmit Control Register */
  474. uint tstat; /* 0x24104 - Transmit Status Register */
  475. uint dfvlan; /* 0x24108 - Default VLAN control word */
  476. char res6[4];
  477. uint txic; /* 0x24110 - Transmit interrupt coalescing Register */
  478. uint tqueue; /* 0x24114 - Transmit Queue Control Register */
  479. char res7[40];
  480. uint tr03wt; /* 0x24140 - TxBD Rings 0-3 round-robin weightings */
  481. uint tw47wt; /* 0x24144 - TxBD Rings 4-7 round-robin weightings */
  482. char res8[52];
  483. uint tbdbph; /* 0x2417c - Transmit Data Buffer Pointer High Register */
  484. char res9[4];
  485. uint tbptr0; /* 0x24184 - Transmit Buffer Descriptor Pointer for Ring 0 */
  486. char res10[4];
  487. uint tbptr1; /* 0x2418C - Transmit Buffer Descriptor Pointer for Ring 1 */
  488. char res11[4];
  489. uint tbptr2; /* 0x24194 - Transmit Buffer Descriptor Pointer for Ring 2 */
  490. char res12[4];
  491. uint tbptr3; /* 0x2419C - Transmit Buffer Descriptor Pointer for Ring 3 */
  492. char res13[4];
  493. uint tbptr4; /* 0x241A4 - Transmit Buffer Descriptor Pointer for Ring 4 */
  494. char res14[4];
  495. uint tbptr5; /* 0x241AC - Transmit Buffer Descriptor Pointer for Ring 5 */
  496. char res15[4];
  497. uint tbptr6; /* 0x241B4 - Transmit Buffer Descriptor Pointer for Ring 6 */
  498. char res16[4];
  499. uint tbptr7; /* 0x241BC - Transmit Buffer Descriptor Pointer for Ring 7 */
  500. char res17[64];
  501. uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */
  502. uint tbase0; /* 0x24204 - Transmit Descriptor Base Address Register of Ring 0 */
  503. char res18[4];
  504. uint tbase1; /* 0x2420C - Transmit Descriptor base address of Ring 1 */
  505. char res19[4];
  506. uint tbase2; /* 0x24214 - Transmit Descriptor base address of Ring 2 */
  507. char res20[4];
  508. uint tbase3; /* 0x2421C - Transmit Descriptor base address of Ring 3 */
  509. char res21[4];
  510. uint tbase4; /* 0x24224 - Transmit Descriptor base address of Ring 4 */
  511. char res22[4];
  512. uint tbase5; /* 0x2422C - Transmit Descriptor base address of Ring 5 */
  513. char res23[4];
  514. uint tbase6; /* 0x24234 - Transmit Descriptor base address of Ring 6 */
  515. char res24[4];
  516. uint tbase7; /* 0x2423C - Transmit Descriptor base address of Ring 7 */
  517. char res25[192];
  518. uint rctrl; /* 0x24300 - Receive Control Register */
  519. uint rstat; /* 0x24304 - Receive Status Register */
  520. char res26[8];
  521. uint rxic; /* 0x24310 - Receive Interrupt Coalecing Register */
  522. uint rqueue; /* 0x24314 - Receive queue control register */
  523. char res27[24];
  524. uint rbifx; /* 0x24330 - Receive bit field extract control Register */
  525. uint rqfar; /* 0x24334 - Receive queue filing table address Register */
  526. uint rqfcr; /* 0x24338 - Receive queue filing table control Register */
  527. uint rqfpr; /* 0x2433c - Receive queue filing table property Register */
  528. uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */
  529. char res28[56];
  530. uint rbdbph; /* 0x2437C - Receive Data Buffer Pointer High */
  531. char res29[4];
  532. uint rbptr0; /* 0x24384 - Receive Buffer Descriptor Pointer for Ring 0 */
  533. char res30[4];
  534. uint rbptr1; /* 0x2438C - Receive Buffer Descriptor Pointer for Ring 1 */
  535. char res31[4];
  536. uint rbptr2; /* 0x24394 - Receive Buffer Descriptor Pointer for Ring 2 */
  537. char res32[4];
  538. uint rbptr3; /* 0x2439C - Receive Buffer Descriptor Pointer for Ring 3 */
  539. char res33[4];
  540. uint rbptr4; /* 0x243A4 - Receive Buffer Descriptor Pointer for Ring 4 */
  541. char res34[4];
  542. uint rbptr5; /* 0x243AC - Receive Buffer Descriptor Pointer for Ring 5 */
  543. char res35[4];
  544. uint rbptr6; /* 0x243B4 - Receive Buffer Descriptor Pointer for Ring 6 */
  545. char res36[4];
  546. uint rbptr7; /* 0x243BC - Receive Buffer Descriptor Pointer for Ring 7 */
  547. char res37[64];
  548. uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */
  549. uint rbase0; /* 0x24404 - Receive Descriptor Base Address of Ring 0 */
  550. char res38[4];
  551. uint rbase1; /* 0x2440C - Receive Descriptor Base Address of Ring 1 */
  552. char res39[4];
  553. uint rbase2; /* 0x24414 - Receive Descriptor Base Address of Ring 2 */
  554. char res40[4];
  555. uint rbase3; /* 0x2441C - Receive Descriptor Base Address of Ring 3 */
  556. char res41[4];
  557. uint rbase4; /* 0x24424 - Receive Descriptor Base Address of Ring 4 */
  558. char res42[4];
  559. uint rbase5; /* 0x2442C - Receive Descriptor Base Address of Ring 5 */
  560. char res43[4];
  561. uint rbase6; /* 0x24434 - Receive Descriptor Base Address of Ring 6 */
  562. char res44[4];
  563. uint rbase7; /* 0x2443C - Receive Descriptor Base Address of Ring 7 */
  564. char res45[192];
  565. uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */
  566. uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */
  567. uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */
  568. uint hafdup; /* 0x2450c - Half Duplex Register */
  569. uint maxfrm; /* 0x24510 - Maximum Frame Length Register */
  570. char res46[12];
  571. uint miimcfg; /* 0x24520 - MII Management Configuration Register */
  572. uint miimcom; /* 0x24524 - MII Management Command Register */
  573. uint miimadd; /* 0x24528 - MII Management Address Register */
  574. uint miimcon; /* 0x2452c - MII Management Control Register */
  575. uint miimstat; /* 0x24530 - MII Management Status Register */
  576. uint miimind; /* 0x24534 - MII Management Indicator Register */
  577. uint ifctrl; /* 0x24538 - Interface Contrl Register */
  578. uint ifstat; /* 0x2453c - Interface Status Register */
  579. uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */
  580. uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */
  581. uint mac01addr1; /* 0x24548 - MAC exact match address 1, part 1 */
  582. uint mac01addr2; /* 0x2454C - MAC exact match address 1, part 2 */
  583. uint mac02addr1; /* 0x24550 - MAC exact match address 2, part 1 */
  584. uint mac02addr2; /* 0x24554 - MAC exact match address 2, part 2 */
  585. uint mac03addr1; /* 0x24558 - MAC exact match address 3, part 1 */
  586. uint mac03addr2; /* 0x2455C - MAC exact match address 3, part 2 */
  587. uint mac04addr1; /* 0x24560 - MAC exact match address 4, part 1 */
  588. uint mac04addr2; /* 0x24564 - MAC exact match address 4, part 2 */
  589. uint mac05addr1; /* 0x24568 - MAC exact match address 5, part 1 */
  590. uint mac05addr2; /* 0x2456C - MAC exact match address 5, part 2 */
  591. uint mac06addr1; /* 0x24570 - MAC exact match address 6, part 1 */
  592. uint mac06addr2; /* 0x24574 - MAC exact match address 6, part 2 */
  593. uint mac07addr1; /* 0x24578 - MAC exact match address 7, part 1 */
  594. uint mac07addr2; /* 0x2457C - MAC exact match address 7, part 2 */
  595. uint mac08addr1; /* 0x24580 - MAC exact match address 8, part 1 */
  596. uint mac08addr2; /* 0x24584 - MAC exact match address 8, part 2 */
  597. uint mac09addr1; /* 0x24588 - MAC exact match address 9, part 1 */
  598. uint mac09addr2; /* 0x2458C - MAC exact match address 9, part 2 */
  599. uint mac10addr1; /* 0x24590 - MAC exact match address 10, part 1 */
  600. uint mac10addr2; /* 0x24594 - MAC exact match address 10, part 2 */
  601. uint mac11addr1; /* 0x24598 - MAC exact match address 11, part 1 */
  602. uint mac11addr2; /* 0x2459C - MAC exact match address 11, part 2 */
  603. uint mac12addr1; /* 0x245A0 - MAC exact match address 12, part 1 */
  604. uint mac12addr2; /* 0x245A4 - MAC exact match address 12, part 2 */
  605. uint mac13addr1; /* 0x245A8 - MAC exact match address 13, part 1 */
  606. uint mac13addr2; /* 0x245AC - MAC exact match address 13, part 2 */
  607. uint mac14addr1; /* 0x245B0 - MAC exact match address 14, part 1 */
  608. uint mac14addr2; /* 0x245B4 - MAC exact match address 14, part 2 */
  609. uint mac15addr1; /* 0x245B8 - MAC exact match address 15, part 1 */
  610. uint mac15addr2; /* 0x245BC - MAC exact match address 15, part 2 */
  611. char res48[192];
  612. uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */
  613. uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */
  614. uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */
  615. uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */
  616. uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */
  617. uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */
  618. uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  619. uint rbyt; /* 0x2469c - Receive Byte Counter */
  620. uint rpkt; /* 0x246a0 - Receive Packet Counter */
  621. uint rfcs; /* 0x246a4 - Receive FCS Error Counter */
  622. uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */
  623. uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */
  624. uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */
  625. uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */
  626. uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */
  627. uint raln; /* 0x246bc - Receive Alignment Error Counter */
  628. uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */
  629. uint rcde; /* 0x246c4 - Receive Code Error Counter */
  630. uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */
  631. uint rund; /* 0x246cc - Receive Undersize Packet Counter */
  632. uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */
  633. uint rfrg; /* 0x246d4 - Receive Fragments Counter */
  634. uint rjbr; /* 0x246d8 - Receive Jabber Counter */
  635. uint rdrp; /* 0x246dc - Receive Drop Counter */
  636. uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */
  637. uint tpkt; /* 0x246e4 - Transmit Packet Counter */
  638. uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */
  639. uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */
  640. uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */
  641. uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */
  642. uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */
  643. uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */
  644. uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */
  645. uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */
  646. uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */
  647. uint tncl; /* 0x2470c - Transmit Total Collision Counter */
  648. char res49[4];
  649. uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */
  650. uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */
  651. uint tfcs; /* 0x2471c - Transmit FCS Error Counter */
  652. uint txcf; /* 0x24720 - Transmit Control Frame Counter */
  653. uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */
  654. uint tund; /* 0x24728 - Transmit Undersize Frame Counter */
  655. uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */
  656. uint car1; /* 0x24730 - Carry Register One */
  657. uint car2; /* 0x24734 - Carry Register Two */
  658. uint cam1; /* 0x24738 - Carry Mask Register One */
  659. uint cam2; /* 0x2473c - Carry Mask Register Two */
  660. uint rrej; /* 0x24740 - Receive filer rejected packet counter */
  661. char res50[188];
  662. uint iaddr0; /* 0x24800 - Indivdual address register 0 */
  663. uint iaddr1; /* 0x24804 - Indivdual address register 1 */
  664. uint iaddr2; /* 0x24808 - Indivdual address register 2 */
  665. uint iaddr3; /* 0x2480c - Indivdual address register 3 */
  666. uint iaddr4; /* 0x24810 - Indivdual address register 4 */
  667. uint iaddr5; /* 0x24814 - Indivdual address register 5 */
  668. uint iaddr6; /* 0x24818 - Indivdual address register 6 */
  669. uint iaddr7; /* 0x2481c - Indivdual address register 7 */
  670. char res51[96];
  671. uint gaddr0; /* 0x24880 - Global address register 0 */
  672. uint gaddr1; /* 0x24884 - Global address register 1 */
  673. uint gaddr2; /* 0x24888 - Global address register 2 */
  674. uint gaddr3; /* 0x2488c - Global address register 3 */
  675. uint gaddr4; /* 0x24890 - Global address register 4 */
  676. uint gaddr5; /* 0x24894 - Global address register 5 */
  677. uint gaddr6; /* 0x24898 - Global address register 6 */
  678. uint gaddr7; /* 0x2489c - Global address register 7 */
  679. char res52[352];
  680. uint fifocfg; /* 0x24A00 - FIFO interface configuration register */
  681. char res53[500];
  682. uint attr; /* 0x24BF8 - DMA Attribute register */
  683. uint attreli; /* 0x24BFC - DMA Attribute extract length and index register */
  684. char res54[1024];
  685. } ccsr_tsec_t;
  686. /* PIC Registers(0x4_0000-0x6_1000) */
  687. typedef struct ccsr_pic {
  688. char res1[64];
  689. uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */
  690. char res2[12];
  691. uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */
  692. char res3[12];
  693. uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */
  694. char res4[12];
  695. uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */
  696. char res5[12];
  697. uint ctpr; /* 0x40080 - Current Task Priority Register */
  698. char res6[12];
  699. uint whoami; /* 0x40090 - Who Am I Register */
  700. char res7[12];
  701. uint iack; /* 0x400a0 - Interrupt Acknowledge Register */
  702. char res8[12];
  703. uint eoi; /* 0x400b0 - End Of Interrupt Register */
  704. char res9[3916];
  705. uint frr; /* 0x41000 - Feature Reporting Register */
  706. char res10[28];
  707. uint gcr; /* 0x41020 - Global Configuration Register */
  708. #define MPC86xx_PICGCR_RST 0x80000000
  709. #define MPC86xx_PICGCR_MODE 0x20000000
  710. char res11[92];
  711. uint vir; /* 0x41080 - Vendor Identification Register */
  712. char res12[12];
  713. uint pir; /* 0x41090 - Processor Initialization Register */
  714. char res13[12];
  715. uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */
  716. char res14[12];
  717. uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */
  718. char res15[12];
  719. uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */
  720. char res16[12];
  721. uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */
  722. char res17[12];
  723. uint svr; /* 0x410e0 - Spurious Vector Register */
  724. char res18[12];
  725. uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */
  726. char res19[12];
  727. uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */
  728. char res20[12];
  729. uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */
  730. char res21[12];
  731. uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */
  732. char res22[12];
  733. uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */
  734. char res23[12];
  735. uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */
  736. char res24[12];
  737. uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */
  738. char res25[12];
  739. uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */
  740. char res26[12];
  741. uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */
  742. char res27[12];
  743. uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */
  744. char res28[12];
  745. uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */
  746. char res29[12];
  747. uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */
  748. char res30[12];
  749. uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */
  750. char res31[12];
  751. uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */
  752. char res32[12];
  753. uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */
  754. char res33[12];
  755. uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */
  756. char res34[12];
  757. uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */
  758. char res35[268];
  759. uint tcr; /* 0x41300 - Timer Control Register */
  760. char res36[12];
  761. uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */
  762. char res37[12];
  763. uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */
  764. char res38[12];
  765. uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */
  766. char res39[12];
  767. uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */
  768. char res40[12];
  769. uint pm0mr0; /* 0x41350 - Performance monitor 0 mask register 0 */
  770. char res41[12];
  771. uint pm0mr1; /* 0x41360 - Performance monitor 0 mask register 1 */
  772. char res42[12];
  773. uint pm1mr0; /* 0x41370 - Performance monitor 1 mask register 0 */
  774. char res43[12];
  775. uint pm1mr1; /* 0x41380 - Performance monitor 1 mask register 1 */
  776. char res44[12];
  777. uint pm2mr0; /* 0x41390 - Performance monitor 2 mask register 0 */
  778. char res45[12];
  779. uint pm2mr1; /* 0x413A0 - Performance monitor 2 mask register 1 */
  780. char res46[12];
  781. uint pm3mr0; /* 0x413B0 - Performance monitor 3 mask register 0 */
  782. char res47[12];
  783. uint pm3mr1; /* 0x413C0 - Performance monitor 3 mask register 1 */
  784. char res48[60];
  785. uint msgr0; /* 0x41400 - Message Register 0 */
  786. char res49[12];
  787. uint msgr1; /* 0x41410 - Message Register 1 */
  788. char res50[12];
  789. uint msgr2; /* 0x41420 - Message Register 2 */
  790. char res51[12];
  791. uint msgr3; /* 0x41430 - Message Register 3 */
  792. char res52[204];
  793. uint mer; /* 0x41500 - Message Enable Register */
  794. char res53[12];
  795. uint msr; /* 0x41510 - Message Status Register */
  796. char res54[60140];
  797. uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */
  798. char res55[12];
  799. uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */
  800. char res56[12];
  801. uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */
  802. char res57[12];
  803. uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */
  804. char res58[12];
  805. uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */
  806. char res59[12];
  807. uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */
  808. char res60[12];
  809. uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */
  810. char res61[12];
  811. uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */
  812. char res62[12];
  813. uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */
  814. char res63[12];
  815. uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */
  816. char res64[12];
  817. uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */
  818. char res65[12];
  819. uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */
  820. char res66[12];
  821. uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */
  822. char res67[12];
  823. uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */
  824. char res68[12];
  825. uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */
  826. char res69[12];
  827. uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */
  828. char res70[12];
  829. uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */
  830. char res71[12];
  831. uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */
  832. char res72[12];
  833. uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */
  834. char res73[12];
  835. uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */
  836. char res74[12];
  837. uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */
  838. char res75[12];
  839. uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */
  840. char res76[12];
  841. uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */
  842. char res77[12];
  843. uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */
  844. char res78[140];
  845. uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */
  846. char res79[12];
  847. uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */
  848. char res80[12];
  849. uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */
  850. char res81[12];
  851. uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */
  852. char res82[12];
  853. uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */
  854. char res83[12];
  855. uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */
  856. char res84[12];
  857. uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */
  858. char res85[12];
  859. uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */
  860. char res86[12];
  861. uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */
  862. char res87[12];
  863. uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */
  864. char res88[12];
  865. uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */
  866. char res89[12];
  867. uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */
  868. char res90[12];
  869. uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */
  870. char res91[12];
  871. uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */
  872. char res92[12];
  873. uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */
  874. char res93[12];
  875. uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */
  876. char res94[12];
  877. uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */
  878. char res95[12];
  879. uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */
  880. char res96[12];
  881. uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */
  882. char res97[12];
  883. uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */
  884. char res98[12];
  885. uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */
  886. char res99[12];
  887. uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */
  888. char res100[12];
  889. uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */
  890. char res101[12];
  891. uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */
  892. char res102[12];
  893. uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */
  894. char res103[12];
  895. uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */
  896. char res104[12];
  897. uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */
  898. char res105[12];
  899. uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */
  900. char res106[12];
  901. uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */
  902. char res107[12];
  903. uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */
  904. char res108[12];
  905. uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */
  906. char res109[12];
  907. uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */
  908. char res110[12];
  909. uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */
  910. char res111[12];
  911. uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */
  912. char res112[12];
  913. uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */
  914. char res113[12];
  915. uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */
  916. char res114[12];
  917. uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */
  918. char res115[12];
  919. uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */
  920. char res116[12];
  921. uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */
  922. char res117[12];
  923. uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */
  924. char res118[12];
  925. uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */
  926. char res119[12];
  927. uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */
  928. char res120[12];
  929. uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */
  930. char res121[12];
  931. uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */
  932. char res122[12];
  933. uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */
  934. char res123[12];
  935. uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */
  936. char res124[12];
  937. uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */
  938. char res125[12];
  939. uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */
  940. char res126[12];
  941. uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */
  942. char res127[12];
  943. uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */
  944. char res128[12];
  945. uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */
  946. char res129[12];
  947. uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */
  948. char res130[12];
  949. uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */
  950. char res131[12];
  951. uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */
  952. char res132[12];
  953. uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */
  954. char res133[12];
  955. uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */
  956. char res134[12];
  957. uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */
  958. char res135[12];
  959. uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */
  960. char res136[12];
  961. uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */
  962. char res137[12];
  963. uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */
  964. char res138[12];
  965. uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */
  966. char res139[12];
  967. uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */
  968. char res140[12];
  969. uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */
  970. char res141[12];
  971. uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */
  972. char res142[4108];
  973. uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */
  974. char res143[12];
  975. uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */
  976. char res144[12];
  977. uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */
  978. char res145[12];
  979. uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */
  980. char res146[12];
  981. uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */
  982. char res147[12];
  983. uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */
  984. char res148[12];
  985. uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */
  986. char res149[12];
  987. uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */
  988. char res150[59852];
  989. uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */
  990. char res151[12];
  991. uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */
  992. char res152[12];
  993. uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */
  994. char res153[12];
  995. uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */
  996. char res154[12];
  997. uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */
  998. char res155[12];
  999. uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */
  1000. char res156[12];
  1001. uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */
  1002. char res157[12];
  1003. uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */
  1004. char res158[3916];
  1005. } ccsr_pic_t;
  1006. /* RapidIO Registers(0xc_0000-0xe_0000) */
  1007. typedef struct ccsr_rio {
  1008. uint didcar; /* 0xc0000 - Device Identity Capability Register */
  1009. uint dicar; /* 0xc0004 - Device Information Capability Register */
  1010. uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */
  1011. uint aicar; /* 0xc000c - Assembly Information Capability Register */
  1012. uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */
  1013. uint spicar; /* 0xc0014 - Switch Port Information Capability Register */
  1014. uint socar; /* 0xc0018 - Source Operations Capability Register */
  1015. uint docar; /* 0xc001c - Destination Operations Capability Register */
  1016. char res1[32];
  1017. uint msr; /* 0xc0040 - Mailbox Command And Status Register */
  1018. uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */
  1019. char res2[4];
  1020. uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */
  1021. char res3[12];
  1022. uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */
  1023. uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */
  1024. char res4[4];
  1025. uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */
  1026. uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */
  1027. char res5[144];
  1028. uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */
  1029. char res6[28];
  1030. uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */
  1031. uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */
  1032. char res7[20];
  1033. uint pgccsr; /* 0xc013c - Port General Command and Status Register */
  1034. uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */
  1035. uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */
  1036. uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */
  1037. char res8[12];
  1038. uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */
  1039. uint pccsr; /* 0xc015c - Port Control Command and Status Register */
  1040. char res9[1184];
  1041. uint erbh; /* 0xc0600 - Error Reporting Block Header Register */
  1042. char res10[4];
  1043. uint ltledcsr; /* 0xc0608 - Logical/Transport layer error detect status register */
  1044. uint ltleecsr; /* 0xc060c - Logical/Transport layer error enable register */
  1045. char res11[4];
  1046. uint ltlaccsr; /* 0xc0614 - Logical/Transport layer addresss capture register */
  1047. uint ltldidccsr; /* 0xc0618 - Logical/Transport layer device ID capture register */
  1048. uint ltlcccsr; /* 0xc061c - Logical/Transport layer control capture register */
  1049. char res12[32];
  1050. uint edcsr; /* 0xc0640 - Port 0 error detect status register */
  1051. uint erecsr; /* 0xc0644 - Port 0 error rate enable status register */
  1052. uint ecacsr; /* 0xc0648 - Port 0 error capture attributes register */
  1053. uint pcseccsr0; /* 0xc064c - Port 0 packet/control symbol error capture register 0 */
  1054. uint peccsr1; /* 0xc0650 - Port 0 error capture command and status register 1 */
  1055. uint peccsr2; /* 0xc0654 - Port 0 error capture command and status register 2 */
  1056. uint peccsr3; /* 0xc0658 - Port 0 error capture command and status register 3 */
  1057. char res13[12];
  1058. uint ercsr; /* 0xc0668 - Port 0 error rate command and status register */
  1059. uint ertcsr; /* 0xc066C - Port 0 error rate threshold status register*/
  1060. char res14[63892];
  1061. uint llcr; /* 0xd0004 - Logical Layer Configuration Register */
  1062. char res15[12];
  1063. uint epwisr; /* 0xd0010 - Error / Port-Write Interrupt Status Register */
  1064. char res16[12];
  1065. uint lretcr; /* 0xd0020 - Logical Retry Error Threshold Configuration Register */
  1066. char res17[92];
  1067. uint pretcr; /* 0xd0080 - Physical Retry Erorr Threshold Configuration Register */
  1068. char res18[124];
  1069. uint adidcsr; /* 0xd0100 - Port 0 Alt. Device ID Command and Status Register */
  1070. char res19[28];
  1071. uint ptaacr; /* 0xd0120 - Port 0 Pass-Through/Accept-All Configuration Register */
  1072. char res20[12];
  1073. uint iecsr; /* 0xd0130 - Port 0 Implementation Error Status Register */
  1074. char res21[12];
  1075. uint pcr; /* 0xd0140 - Port 0 Phsyical Configuration RegisterRegister */
  1076. char res22[20];
  1077. uint slcsr; /* 0xd0158 - Port 0 Serial Link Command and Status Register */
  1078. char res23[4];
  1079. uint sleir; /* 0xd0160 - Port 0 Serial Link Error Injection Register */
  1080. char res24[2716];
  1081. uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */
  1082. uint rowtear0; /* 0xd0c04 - RapidIO Outbound Window Translation Ext. Address Register 0 */
  1083. char res25[8];
  1084. uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */
  1085. char res26[12];
  1086. uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */
  1087. uint rowtear1; /* 0xd0c24 - RapidIO Outbound Window Translation Ext. Address Register 1 */
  1088. uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */
  1089. char res27[4];
  1090. uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */
  1091. uint rows1r1; /* 0xd0c34 - RapidIO Outbound Window Segment 1 Register 1 */
  1092. uint rows2r1; /* 0xd0c38 - RapidIO Outbound Window Segment 2 Register 1 */
  1093. uint rows3r1; /* 0xd0c3c - RapidIO Outbound Window Segment 3 Register 1 */
  1094. uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */
  1095. uint rowtear2; /* 0xd0c44 - RapidIO Outbound Window Translation Ext. Address Register 2 */
  1096. uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */
  1097. char res28[4];
  1098. uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */
  1099. uint rows1r2; /* 0xd0c54 - RapidIO Outbound Window Segment 1 Register 2 */
  1100. uint rows2r2; /* 0xd0c58 - RapidIO Outbound Window Segment 2 Register 2 */
  1101. uint rows3r2; /* 0xd0c5c - RapidIO Outbound Window Segment 3 Register 2 */
  1102. uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */
  1103. uint rowtear3; /* 0xd0c64 - RapidIO Outbound Window Translation Ext. Address Register 3 */
  1104. uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */
  1105. char res29[4];
  1106. uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */
  1107. uint rows1r3; /* 0xd0c74 - RapidIO Outbound Window Segment 1 Register 3 */
  1108. uint rows2r3; /* 0xd0c78 - RapidIO Outbound Window Segment 2 Register 3 */
  1109. uint rows3r3; /* 0xd0c7c - RapidIO Outbound Window Segment 3 Register 3 */
  1110. uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */
  1111. uint rowtear4; /* 0xd0c84 - RapidIO Outbound Window Translation Ext. Address Register 4 */
  1112. uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */
  1113. char res30[4];
  1114. uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */
  1115. uint rows1r4; /* 0xd0c94 - RapidIO Outbound Window Segment 1 Register 4 */
  1116. uint rows2r4; /* 0xd0c98 - RapidIO Outbound Window Segment 2 Register 4 */
  1117. uint rows3r4; /* 0xd0c9c - RapidIO Outbound Window Segment 3 Register 4 */
  1118. uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */
  1119. uint rowtear5; /* 0xd0ca4 - RapidIO Outbound Window Translation Ext. Address Register 5 */
  1120. uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */
  1121. char res31[4];
  1122. uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */
  1123. uint rows1r5; /* 0xd0cb4 - RapidIO Outbound Window Segment 1 Register 5 */
  1124. uint rows2r5; /* 0xd0cb8 - RapidIO Outbound Window Segment 2 Register 5 */
  1125. uint rows3r5; /* 0xd0cbc - RapidIO Outbound Window Segment 3 Register 5 */
  1126. uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */
  1127. uint rowtear6; /* 0xd0cc4 - RapidIO Outbound Window Translation Ext. Address Register 6 */
  1128. uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */
  1129. char res32[4];
  1130. uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */
  1131. uint rows1r6; /* 0xd0cd4 - RapidIO Outbound Window Segment 1 Register 6 */
  1132. uint rows2r6; /* 0xd0cd8 - RapidIO Outbound Window Segment 2 Register 6 */
  1133. uint rows3r6; /* 0xd0cdc - RapidIO Outbound Window Segment 3 Register 6 */
  1134. uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */
  1135. uint rowtear7; /* 0xd0ce4 - RapidIO Outbound Window Translation Ext. Address Register 7 */
  1136. uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */
  1137. char res33[4];
  1138. uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */
  1139. uint rows1r7; /* 0xd0cf4 - RapidIO Outbound Window Segment 1 Register 7 */
  1140. uint rows2r7; /* 0xd0cf8 - RapidIO Outbound Window Segment 2 Register 7 */
  1141. uint rows3r7; /* 0xd0cfc - RapidIO Outbound Window Segment 3 Register 7 */
  1142. uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */
  1143. uint rowtear8; /* 0xd0d04 - RapidIO Outbound Window Translation Ext. Address Register 8 */
  1144. uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */
  1145. char res34[4];
  1146. uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */
  1147. uint rows1r8; /* 0xd0d14 - RapidIO Outbound Window Segment 1 Register 8 */
  1148. uint rows2r8; /* 0xd0d18 - RapidIO Outbound Window Segment 2 Register 8 */
  1149. uint rows3r8; /* 0xd0d1c - RapidIO Outbound Window Segment 3 Register 8 */
  1150. char res35[64];
  1151. uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */
  1152. uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */
  1153. char res36[4];
  1154. uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */
  1155. char res37[12];
  1156. uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */
  1157. char res38[4];
  1158. uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */
  1159. char res39[4];
  1160. uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */
  1161. char res40[12];
  1162. uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */
  1163. char res41[4];
  1164. uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */
  1165. char res42[4];
  1166. uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */
  1167. char res43[12];
  1168. uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */
  1169. char res44[4];
  1170. uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */
  1171. char res45[4];
  1172. uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */
  1173. char res46[12];
  1174. uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */
  1175. char res47[12];
  1176. uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */
  1177. char res48[12];
  1178. uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */
  1179. uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */
  1180. uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */
  1181. uint pecr; /* 0xd0e0c - Port Error Control Register */
  1182. uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */
  1183. uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */
  1184. uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */
  1185. char res49[4];
  1186. uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */
  1187. char res50[4];
  1188. uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */
  1189. uint prtr; /* 0xd0e2c - Port Retry Threshold Register */
  1190. char res51[8656];
  1191. uint omr; /* 0xd3000 - Outbound Mode Register */
  1192. uint osr; /* 0xd3004 - Outbound Status Register */
  1193. uint eodqtpar; /* 0xd3008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */
  1194. uint odqtpar; /* 0xd300c - Outbound Descriptor Queue Tail Pointer Address Register */
  1195. uint eosar; /* 0xd3010 - Extended Outbound Unit Source Address Register */
  1196. uint osar; /* 0xd3014 - Outbound Unit Source Address Register */
  1197. uint odpr; /* 0xd3018 - Outbound Destination Port Register */
  1198. uint odatr; /* 0xd301c - Outbound Destination Attributes Register */
  1199. uint odcr; /* 0xd3020 - Outbound Doubleword Count Register */
  1200. uint eodqhpar; /* 0xd3024 - Extended Outbound Descriptor Queue Head Pointer Address Register */
  1201. uint odqhpar; /* 0xd3028 - Outbound Descriptor Queue Head Pointer Address Register */
  1202. uint oretr; /* 0xd302C - Outbound Retry Error Threshold Register */
  1203. uint omgr; /* 0xd3030 - Outbound Multicast Group Register */
  1204. uint omlr; /* 0xd3034 - Outbound Multicast List Register */
  1205. char res52[40];
  1206. uint imr; /* 0xd3060 - Outbound Mode Register */
  1207. uint isr; /* 0xd3064 - Inbound Status Register */
  1208. uint eidqtpar; /* 0xd3068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */
  1209. uint idqtpar; /* 0xd306c - Inbound Descriptor Queue Tail Pointer Address Register */
  1210. uint eifqhpar; /* 0xd3070 - Extended Inbound Frame Queue Head Pointer Address Register */
  1211. uint ifqhpar; /* 0xd3074 - Inbound Frame Queue Head Pointer Address Register */
  1212. uint imirir; /* 0xd3078 - Inbound Maximum Interrutp Report Interval Register */
  1213. char res53[900];
  1214. uint oddmr; /* 0xd3400 - Outbound Doorbell Mode Register */
  1215. uint oddsr; /* 0xd3404 - Outbound Doorbell Status Register */
  1216. char res54[16];
  1217. uint oddpr; /* 0xd3418 - Outbound Doorbell Destination Port Register */
  1218. uint oddatr; /* 0xd341C - Outbound Doorbell Destination Attributes Register */
  1219. char res55[12];
  1220. uint oddretr; /* 0xd342C - Outbound Doorbell Retry Threshold Configuration Register */
  1221. char res56[48];
  1222. uint idmr; /* 0xd3460 - Inbound Doorbell Mode Register */
  1223. uint idsr; /* 0xd3464 - Inbound Doorbell Status Register */
  1224. uint iedqtpar; /* 0xd3468 - Extended Inbound Doorbell Queue Tail Pointer Address Register */
  1225. uint iqtpar; /* 0xd346c - Inbound Doorbell Queue Tail Pointer Address Register */
  1226. uint iedqhpar; /* 0xd3470 - Extended Inbound Doorbell Queue Head Pointer Address Register */
  1227. uint idqhpar; /* 0xd3474 - Inbound Doorbell Queue Head Pointer Address Register */
  1228. uint idmirir; /* 0xd3478 - Inbound Doorbell Max Interrupt Report Interval Register */
  1229. char res57[100];
  1230. uint pwmr; /* 0xd34e0 - Port-Write Mode Register */
  1231. uint pwsr; /* 0xd34e4 - Port-Write Status Register */
  1232. uint epwqbar; /* 0xd34e8 - Extended Port-Write Queue Base Address Register */
  1233. uint pwqbar; /* 0xd34ec - Port-Write Queue Base Address Register */
  1234. char res58[51984];
  1235. } ccsr_rio_t;
  1236. /* Global Utilities Register Block(0xe_0000-0xf_ffff) */
  1237. typedef struct ccsr_gur {
  1238. uint porpllsr; /* 0xe0000 - POR PLL ratio status register */
  1239. uint porbmsr; /* 0xe0004 - POR boot mode status register */
  1240. #define MPC86xx_PORBMSR_HA 0x00060000
  1241. #define MPC85xx_PORBMSR_HA 0x00070000
  1242. uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */
  1243. uint pordevsr; /* 0xe000c - POR I/O device status regsiter */
  1244. #define MPC86xx_PORDEVSR_IO_SEL 0x000F0000
  1245. #define MPC85xx_PORDEVSR_IO_SEL 0x00380000 /* 85xx platform type */
  1246. #define MPC86xx_PORDEVSR_CORE1TE 0x00000080 /* ASMP (Core1 addr trans) */
  1247. uint pordbgmsr; /* 0xe0010 - POR debug mode status register */
  1248. char res1[12];
  1249. uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */
  1250. char res2[12];
  1251. uint gpiocr; /* 0xe0030 - GPIO control register */
  1252. char res3[12];
  1253. uint gpoutdr; /* 0xe0040 - General-purpose output data register */
  1254. char res4[12];
  1255. uint gpindr; /* 0xe0050 - General-purpose input data register */
  1256. char res5[12];
  1257. uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */
  1258. char res6[12];
  1259. uint devdisr; /* 0xe0070 - Device disable control */
  1260. #define MPC86xx_DEVDISR_PCIEX1 0x80000000
  1261. #define MPC86xx_DEVDISR_PCIEX2 0x40000000
  1262. #define MPC86xx_DEVDISR_PCI1 0x80000000
  1263. #define MPC86xx_DEVDISR_PCIE1 0x40000000
  1264. #define MPC86xx_DEVDISR_PCIE2 0x20000000
  1265. char res7[12];
  1266. uint powmgtcsr; /* 0xe0080 - Power management status and control register */
  1267. char res8[12];
  1268. uint mcpsumr; /* 0xe0090 - Machine check summary register */
  1269. char res9[12];
  1270. uint pvr; /* 0xe00a0 - Processor version register */
  1271. uint svr; /* 0xe00a4 - System version register */
  1272. char res10a[1880];
  1273. uint clkdvdr; /* 0xe0800 - Clock Divide register */
  1274. char res10b[1532];
  1275. uint clkocr; /* 0xe0e00 - Clock out select register */
  1276. char res11[12];
  1277. uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */
  1278. char res12[12];
  1279. uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */
  1280. int res13[57];
  1281. uint lynxdcr1; /* 0xe0f08 - Lynx debug control register 1*/
  1282. int res14[6];
  1283. uint ddrioovcr; /* 0xe0f24 - DDR IO Overdrive Control register */
  1284. char res15[61656];
  1285. } ccsr_gur_t;
  1286. typedef struct immap {
  1287. ccsr_local_mcm_t im_local_mcm;
  1288. ccsr_ddr_t im_ddr1;
  1289. ccsr_i2c_t im_i2c;
  1290. ccsr_duart_t im_duart;
  1291. ccsr_lbc_t im_lbc;
  1292. ccsr_ddr_t im_ddr2;
  1293. char res1[4096];
  1294. ccsr_pex_t im_pex1;
  1295. ccsr_pex_t im_pex2;
  1296. ccsr_ht_t im_ht;
  1297. char res2[90112];
  1298. ccsr_dma_t im_dma;
  1299. char res3[8192];
  1300. ccsr_tsec_t im_tsec1;
  1301. ccsr_tsec_t im_tsec2;
  1302. ccsr_tsec_t im_tsec3;
  1303. ccsr_tsec_t im_tsec4;
  1304. char res4[98304];
  1305. ccsr_pic_t im_pic;
  1306. char res5[389120];
  1307. ccsr_rio_t im_rio;
  1308. ccsr_gur_t im_gur;
  1309. } immap_t;
  1310. extern immap_t *immr;
  1311. #endif /*__IMMAP_86xx__*/