mxc_spi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #include <common.h>
  21. #include <malloc.h>
  22. #include <spi.h>
  23. #include <asm/errno.h>
  24. #include <asm/io.h>
  25. #ifdef CONFIG_MX27
  26. /* i.MX27 has a completely wrong register layout and register definitions in the
  27. * datasheet, the correct one is in the Freescale's Linux driver */
  28. #error "i.MX27 CSPI not supported due to drastic differences in register definisions" \
  29. "See linux mxc_spi driver from Freescale for details."
  30. #elif defined(CONFIG_MX31)
  31. #include <asm/arch/mx31.h>
  32. #define MXC_CSPIRXDATA 0x00
  33. #define MXC_CSPITXDATA 0x04
  34. #define MXC_CSPICTRL 0x08
  35. #define MXC_CSPIINT 0x0C
  36. #define MXC_CSPIDMA 0x10
  37. #define MXC_CSPISTAT 0x14
  38. #define MXC_CSPIPERIOD 0x18
  39. #define MXC_CSPITEST 0x1C
  40. #define MXC_CSPIRESET 0x00
  41. #define MXC_CSPICTRL_EN (1 << 0)
  42. #define MXC_CSPICTRL_MODE (1 << 1)
  43. #define MXC_CSPICTRL_XCH (1 << 2)
  44. #define MXC_CSPICTRL_SMC (1 << 3)
  45. #define MXC_CSPICTRL_POL (1 << 4)
  46. #define MXC_CSPICTRL_PHA (1 << 5)
  47. #define MXC_CSPICTRL_SSCTL (1 << 6)
  48. #define MXC_CSPICTRL_SSPOL (1 << 7)
  49. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 24)
  50. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0x1f) << 8)
  51. #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
  52. #define MXC_CSPICTRL_TC (1 << 8)
  53. #define MXC_CSPICTRL_RXOVF (1 << 6)
  54. #define MXC_CSPICTRL_MAXBITS 0x1f
  55. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  56. static unsigned long spi_bases[] = {
  57. 0x43fa4000,
  58. 0x50010000,
  59. 0x53f84000,
  60. };
  61. #define OUT MX31_GPIO_DIRECTION_OUT
  62. #define mxc_gpio_direction mx31_gpio_direction
  63. #define mxc_gpio_set mx31_gpio_set
  64. #elif defined(CONFIG_MX51)
  65. #include <asm/arch/imx-regs.h>
  66. #include <asm/arch/clock.h>
  67. #define MXC_CSPIRXDATA 0x00
  68. #define MXC_CSPITXDATA 0x04
  69. #define MXC_CSPICTRL 0x08
  70. #define MXC_CSPICON 0x0C
  71. #define MXC_CSPIINT 0x10
  72. #define MXC_CSPIDMA 0x14
  73. #define MXC_CSPISTAT 0x18
  74. #define MXC_CSPIPERIOD 0x1C
  75. #define MXC_CSPIRESET 0x00
  76. #define MXC_CSPICTRL_EN (1 << 0)
  77. #define MXC_CSPICTRL_MODE (1 << 1)
  78. #define MXC_CSPICTRL_XCH (1 << 2)
  79. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  80. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  81. #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
  82. #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
  83. #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
  84. #define MXC_CSPICTRL_MAXBITS 0xfff
  85. #define MXC_CSPICTRL_TC (1 << 7)
  86. #define MXC_CSPICTRL_RXOVF (1 << 6)
  87. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  88. /* Bit position inside CTRL register to be associated with SS */
  89. #define MXC_CSPICTRL_CHAN 18
  90. /* Bit position inside CON register to be associated with SS */
  91. #define MXC_CSPICON_POL 4
  92. #define MXC_CSPICON_PHA 0
  93. #define MXC_CSPICON_SSPOL 12
  94. static unsigned long spi_bases[] = {
  95. CSPI1_BASE_ADDR,
  96. CSPI2_BASE_ADDR,
  97. CSPI3_BASE_ADDR,
  98. };
  99. #define mxc_gpio_direction(gpio, dir) (0)
  100. #define mxc_gpio_set(gpio, value) {}
  101. #define OUT 1
  102. #else
  103. #error "Unsupported architecture"
  104. #endif
  105. struct mxc_spi_slave {
  106. struct spi_slave slave;
  107. unsigned long base;
  108. u32 ctrl_reg;
  109. #if defined(CONFIG_MX51)
  110. u32 cfg_reg;
  111. #endif
  112. int gpio;
  113. };
  114. static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
  115. {
  116. return container_of(slave, struct mxc_spi_slave, slave);
  117. }
  118. static inline u32 reg_read(unsigned long addr)
  119. {
  120. return *(volatile unsigned long*)addr;
  121. }
  122. static inline void reg_write(unsigned long addr, u32 val)
  123. {
  124. *(volatile unsigned long*)addr = val;
  125. }
  126. void spi_cs_activate(struct spi_slave *slave)
  127. {
  128. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  129. if (mxcs->gpio > 0)
  130. mxc_gpio_set(mxcs->gpio, mxcs->ctrl_reg & MXC_CSPICTRL_SSPOL);
  131. }
  132. void spi_cs_deactivate(struct spi_slave *slave)
  133. {
  134. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  135. if (mxcs->gpio > 0)
  136. mxc_gpio_set(mxcs->gpio,
  137. !(mxcs->ctrl_reg & MXC_CSPICTRL_SSPOL));
  138. }
  139. #ifdef CONFIG_MX51
  140. static s32 spi_cfg(struct mxc_spi_slave *mxcs, unsigned int cs,
  141. unsigned int max_hz, unsigned int mode)
  142. {
  143. u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
  144. s32 pre_div = 0, post_div = 0, i, reg_ctrl, reg_config;
  145. u32 ss_pol = 0, sclkpol = 0, sclkpha = 0;
  146. if (max_hz == 0) {
  147. printf("Error: desired clock is 0\n");
  148. return -1;
  149. }
  150. reg_ctrl = reg_read(mxcs->base + MXC_CSPICTRL);
  151. /* Reset spi */
  152. reg_write(mxcs->base + MXC_CSPICTRL, 0);
  153. reg_write(mxcs->base + MXC_CSPICTRL, (reg_ctrl | 0x1));
  154. /*
  155. * The following computation is taken directly from Freescale's code.
  156. */
  157. if (clk_src > max_hz) {
  158. pre_div = clk_src / max_hz;
  159. if (pre_div > 16) {
  160. post_div = pre_div / 16;
  161. pre_div = 15;
  162. }
  163. if (post_div != 0) {
  164. for (i = 0; i < 16; i++) {
  165. if ((1 << i) >= post_div)
  166. break;
  167. }
  168. if (i == 16) {
  169. printf("Error: no divider for the freq: %d\n",
  170. max_hz);
  171. return -1;
  172. }
  173. post_div = i;
  174. }
  175. }
  176. debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
  177. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
  178. MXC_CSPICTRL_SELCHAN(cs);
  179. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
  180. MXC_CSPICTRL_PREDIV(pre_div);
  181. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
  182. MXC_CSPICTRL_POSTDIV(post_div);
  183. /* always set to master mode */
  184. reg_ctrl |= 1 << (cs + 4);
  185. /* We need to disable SPI before changing registers */
  186. reg_ctrl &= ~MXC_CSPICTRL_EN;
  187. if (mode & SPI_CS_HIGH)
  188. ss_pol = 1;
  189. if (!(mode & SPI_CPOL))
  190. sclkpol = 1;
  191. if (mode & SPI_CPHA)
  192. sclkpha = 1;
  193. reg_config = reg_read(mxcs->base + MXC_CSPICON);
  194. /*
  195. * Configuration register setup
  196. * The MX51 has support different setup for each SS
  197. */
  198. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
  199. (ss_pol << (cs + MXC_CSPICON_SSPOL));
  200. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
  201. (sclkpol << (cs + MXC_CSPICON_POL));
  202. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
  203. (sclkpha << (cs + MXC_CSPICON_PHA));
  204. debug("reg_ctrl = 0x%x\n", reg_ctrl);
  205. reg_write(mxcs->base + MXC_CSPICTRL, reg_ctrl);
  206. debug("reg_config = 0x%x\n", reg_config);
  207. reg_write(mxcs->base + MXC_CSPICON, reg_config);
  208. /* save config register and control register */
  209. mxcs->ctrl_reg = reg_ctrl;
  210. mxcs->cfg_reg = reg_config;
  211. /* clear interrupt reg */
  212. reg_write(mxcs->base + MXC_CSPIINT, 0);
  213. reg_write(mxcs->base + MXC_CSPISTAT,
  214. MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  215. return 0;
  216. }
  217. #endif
  218. static u32 spi_xchg_single(struct spi_slave *slave, u32 data, int bitlen,
  219. unsigned long flags)
  220. {
  221. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  222. if (flags & SPI_XFER_BEGIN)
  223. spi_cs_activate(slave);
  224. mxcs->ctrl_reg = (mxcs->ctrl_reg &
  225. ~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
  226. MXC_CSPICTRL_BITCOUNT(bitlen - 1);
  227. reg_write(mxcs->base + MXC_CSPICTRL, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
  228. #ifdef CONFIG_MX51
  229. reg_write(mxcs->base + MXC_CSPICON, mxcs->cfg_reg);
  230. #endif
  231. /* Clear interrupt register */
  232. reg_write(mxcs->base + MXC_CSPISTAT,
  233. MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  234. debug("Sending SPI 0x%x\n", data);
  235. reg_write(mxcs->base + MXC_CSPITXDATA, data);
  236. /* FIFO is written, now starts the transfer setting the XCH bit */
  237. reg_write(mxcs->base + MXC_CSPICTRL, mxcs->ctrl_reg |
  238. MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
  239. /* Wait until the TC (Transfer completed) bit is set */
  240. while ((reg_read(mxcs->base + MXC_CSPISTAT) & MXC_CSPICTRL_TC) == 0)
  241. ;
  242. /* Transfer completed, clear any pending request */
  243. reg_write(mxcs->base + MXC_CSPISTAT,
  244. MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  245. data = reg_read(mxcs->base + MXC_CSPIRXDATA);
  246. debug("SPI Rx: 0x%x\n", data);
  247. if (flags & SPI_XFER_END)
  248. spi_cs_deactivate(slave);
  249. return data;
  250. }
  251. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  252. void *din, unsigned long flags)
  253. {
  254. int n_blks = (bitlen + 31) / 32;
  255. u32 *out_l, *in_l;
  256. int i;
  257. if ((int)dout & 3 || (int)din & 3) {
  258. printf("Error: unaligned buffers in: %p, out: %p\n", din, dout);
  259. return 1;
  260. }
  261. /* This driver is currently partly broken, alert the user */
  262. if (bitlen > 16 && (bitlen % 32)) {
  263. printf("Error: SPI transfer with bitlen=%d is broken.\n",
  264. bitlen);
  265. return 1;
  266. }
  267. for (i = 0, in_l = (u32 *)din, out_l = (u32 *)dout;
  268. i < n_blks;
  269. i++, in_l++, out_l++, bitlen -= 32) {
  270. u32 data = spi_xchg_single(slave, *out_l, bitlen, flags);
  271. /* Check if we're only transfering 8 or 16 bits */
  272. if (!i) {
  273. if (bitlen < 9)
  274. *(u8 *)din = data;
  275. else if (bitlen < 17)
  276. *(u16 *)din = data;
  277. else
  278. *in_l = data;
  279. }
  280. }
  281. return 0;
  282. }
  283. void spi_init(void)
  284. {
  285. }
  286. static int decode_cs(struct mxc_spi_slave *mxcs, unsigned int cs)
  287. {
  288. int ret;
  289. /*
  290. * Some SPI devices require active chip-select over multiple
  291. * transactions, we achieve this using a GPIO. Still, the SPI
  292. * controller has to be configured to use one of its own chipselects.
  293. * To use this feature you have to call spi_setup_slave() with
  294. * cs = internal_cs | (gpio << 8), and you have to use some unused
  295. * on this SPI controller cs between 0 and 3.
  296. */
  297. if (cs > 3) {
  298. mxcs->gpio = cs >> 8;
  299. cs &= 3;
  300. ret = mxc_gpio_direction(mxcs->gpio, OUT);
  301. if (ret) {
  302. printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
  303. return -EINVAL;
  304. }
  305. } else {
  306. mxcs->gpio = -1;
  307. }
  308. return cs;
  309. }
  310. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  311. unsigned int max_hz, unsigned int mode)
  312. {
  313. unsigned int ctrl_reg;
  314. struct mxc_spi_slave *mxcs;
  315. int ret;
  316. if (bus >= ARRAY_SIZE(spi_bases))
  317. return NULL;
  318. mxcs = malloc(sizeof(struct mxc_spi_slave));
  319. if (!mxcs)
  320. return NULL;
  321. ret = decode_cs(mxcs, cs);
  322. if (ret < 0) {
  323. free(mxcs);
  324. return NULL;
  325. }
  326. cs = ret;
  327. mxcs->slave.bus = bus;
  328. mxcs->slave.cs = cs;
  329. mxcs->base = spi_bases[bus];
  330. #ifdef CONFIG_MX51
  331. /* Can be used for i.MX31 too ? */
  332. ctrl_reg = 0;
  333. ret = spi_cfg(mxcs, cs, max_hz, mode);
  334. if (ret) {
  335. printf("mxc_spi: cannot setup SPI controller\n");
  336. free(mxcs);
  337. return NULL;
  338. }
  339. #else
  340. ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
  341. MXC_CSPICTRL_BITCOUNT(31) |
  342. MXC_CSPICTRL_DATARATE(7) | /* FIXME: calculate data rate */
  343. MXC_CSPICTRL_EN |
  344. MXC_CSPICTRL_MODE;
  345. if (mode & SPI_CPHA)
  346. ctrl_reg |= MXC_CSPICTRL_PHA;
  347. if (!(mode & SPI_CPOL))
  348. ctrl_reg |= MXC_CSPICTRL_POL;
  349. if (mode & SPI_CS_HIGH)
  350. ctrl_reg |= MXC_CSPICTRL_SSPOL;
  351. mxcs->ctrl_reg = ctrl_reg;
  352. #endif
  353. return &mxcs->slave;
  354. }
  355. void spi_free_slave(struct spi_slave *slave)
  356. {
  357. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  358. free(mxcs);
  359. }
  360. int spi_claim_bus(struct spi_slave *slave)
  361. {
  362. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  363. reg_write(mxcs->base + MXC_CSPIRESET, 1);
  364. udelay(1);
  365. reg_write(mxcs->base + MXC_CSPICTRL, mxcs->ctrl_reg);
  366. reg_write(mxcs->base + MXC_CSPIPERIOD,
  367. MXC_CSPIPERIOD_32KHZ);
  368. reg_write(mxcs->base + MXC_CSPIINT, 0);
  369. return 0;
  370. }
  371. void spi_release_bus(struct spi_slave *slave)
  372. {
  373. /* TODO: Shut the controller down */
  374. }